Circuit design of a 9ns-HIT-delay 32K byte cache macro

K. Nogami, T. Sakurai, K. Sawada, K. Sakaue, Y. Miyazawa, S. Tanaka, Y. Hiruta, K. Katoh, T. Takayanagi, T. Shirotopi, Y. Itoh, M. Uchma, T. Hzuka
{"title":"Circuit design of a 9ns-HIT-delay 32K byte cache macro","authors":"K. Nogami, T. Sakurai, K. Sawada, K. Sakaue, Y. Miyazawa, S. Tanaka, Y. Hiruta, K. Katoh, T. Takayanagi, T. Shirotopi, Y. Itoh, M. Uchma, T. Hzuka","doi":"10.1109/VLSIC.1989.1037482","DOIUrl":null,"url":null,"abstract":"Introduction After a Reduced Insrmction Set Computer (RISCJ was shown to be effective in increasing CPU perfomnceIl1, s e v d attempls have teen made to funher improve the CPU performance by including cache memory an the same chipl21. However, the formerly reported cache size is limited up to 2K bym. which is not sufficient to obtain more than 95% hit rate. This paper describes a 32K byte cache macro with an erperimmml RISC implemented on the Same chip.","PeriodicalId":136228,"journal":{"name":"Symposium 1989 on VLSI Circuits","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"1989-05-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Symposium 1989 on VLSI Circuits","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIC.1989.1037482","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Introduction After a Reduced Insrmction Set Computer (RISCJ was shown to be effective in increasing CPU perfomnceIl1, s e v d attempls have teen made to funher improve the CPU performance by including cache memory an the same chipl21. However, the formerly reported cache size is limited up to 2K bym. which is not sufficient to obtain more than 95% hit rate. This paper describes a 32K byte cache macro with an erperimmml RISC implemented on the Same chip.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
延时9ns- hit的32K字节缓存宏的电路设计
在精简信息集计算机(RISCJ)被证明可以有效地提高CPU性能后,人们开始尝试通过在同一芯片中加入缓存来进一步提高CPU性能。然而,以前报告的缓存大小被限制在2K bym以内。这不足以获得95%以上的命中率。本文描述了一个32K字节的缓存宏,并在同一芯片上实现了一个实验性的RISC。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A circuit design for 2 Gbit/s Si brpolar crosspoint switch LSIs Mappable memory subsystem for high speed applications A 36μa 4MB PSRAM with quadruple array operation High reliability CMOS SRAM with built-in soft defect detection "A 1.6ns 64kb ECL RAM with 1K gate logic"
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1