A New Design Optimization Methodology of Fully Differential Dynamic Comparator

IF 0.6 4区 工程技术 Q4 ENGINEERING, ELECTRICAL & ELECTRONIC Informacije Midem-Journal of Microelectronics Electronic Components and Materials Pub Date : 2023-09-28 DOI:10.33180/infmidem2023.204
{"title":"A New Design Optimization Methodology of Fully Differential Dynamic Comparator","authors":"","doi":"10.33180/infmidem2023.204","DOIUrl":null,"url":null,"abstract":"The need to reduce time-to-market for high performances integrated circuits has become of primary concern in modern electronic design. Many efforts are currently spent to streamline the design process for increased complexity circuits while providing optimal performances, especially for nanoscale technologies. This paper presents a new and effective methodology for the design of fully differential comparators to achieve high performance operation using dynamic topology and nanoscale technology. The proposed methodology is not process dependent and can be applied to similar conventional comparator structures to optimize the speed operation while ensuring good offset cancellation, efficient noise immunity, and reduced design time and complexity. The design steps include theoretical analysis and simulation-based optimization of the comparator speed, as well as the offset and noise reduction within minimal design time. All the analog and digital building blocks are designed using dynamic topologies, including the clock generator, to ensure high speed and synchronized operation. The resulting circuit is a new two-stage dual clock fully differential comparator. Compared to its equivalent counterparts, it provides improved operation speed, and reduced offset voltage and kickback noise. This comparator is designed in TSMC 65 nm CMOS process. Its performances show that it achieves 1.25 GHz operation speed, presents less than 9 mV offset error, and generates a kickback noise less than 40 mV with a 10 kΩ input resistance during reset phase only. It consumes 213 µW from 1.2 V power supply at 1.25 GHz.","PeriodicalId":56293,"journal":{"name":"Informacije Midem-Journal of Microelectronics Electronic Components and Materials","volume":"26 1","pages":"0"},"PeriodicalIF":0.6000,"publicationDate":"2023-09-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Informacije Midem-Journal of Microelectronics Electronic Components and Materials","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.33180/infmidem2023.204","RegionNum":4,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

Abstract

The need to reduce time-to-market for high performances integrated circuits has become of primary concern in modern electronic design. Many efforts are currently spent to streamline the design process for increased complexity circuits while providing optimal performances, especially for nanoscale technologies. This paper presents a new and effective methodology for the design of fully differential comparators to achieve high performance operation using dynamic topology and nanoscale technology. The proposed methodology is not process dependent and can be applied to similar conventional comparator structures to optimize the speed operation while ensuring good offset cancellation, efficient noise immunity, and reduced design time and complexity. The design steps include theoretical analysis and simulation-based optimization of the comparator speed, as well as the offset and noise reduction within minimal design time. All the analog and digital building blocks are designed using dynamic topologies, including the clock generator, to ensure high speed and synchronized operation. The resulting circuit is a new two-stage dual clock fully differential comparator. Compared to its equivalent counterparts, it provides improved operation speed, and reduced offset voltage and kickback noise. This comparator is designed in TSMC 65 nm CMOS process. Its performances show that it achieves 1.25 GHz operation speed, presents less than 9 mV offset error, and generates a kickback noise less than 40 mV with a 10 kΩ input resistance during reset phase only. It consumes 213 µW from 1.2 V power supply at 1.25 GHz.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
全差分动态比较器设计优化新方法
在现代电子设计中,需要缩短高性能集成电路的上市时间已成为主要关注的问题。许多努力目前花在简化设计过程,以增加复杂的电路,同时提供最佳的性能,特别是纳米技术。本文提出了一种利用动态拓扑和纳米尺度技术设计全差分比较器以实现高性能运行的新方法。所提出的方法不依赖于过程,可以应用于类似的传统比较器结构,以优化运行速度,同时确保良好的偏移抵消,有效的抗噪声,并减少设计时间和复杂性。设计步骤包括理论分析和基于仿真的比较器速度优化,以及在最小的设计时间内实现偏移和降噪。所有模拟和数字构建模块都使用动态拓扑设计,包括时钟发生器,以确保高速和同步操作。由此产生的电路是一种新型的两级双时钟全差分比较器。与同类产品相比,它提高了操作速度,降低了失调电压和反打噪声。该比较器采用台积电65nm CMOS工艺设计。结果表明,该系统工作速度达到1.25 GHz,失调误差小于9 mV,仅在复位阶段产生的反踢噪声小于40 mV,输入电阻为10 kΩ。在1.25 GHz时,从1.2 V电源消耗213µW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
CiteScore
1.80
自引率
0.00%
发文量
10
审稿时长
>12 weeks
期刊介绍: Informacije MIDEM publishes original research papers in the fields of microelectronics, electronic components and materials. Review papers are published upon invitation only. Scientific novelty and potential interest for a wider spectrum of readers is desired. Authors are encouraged to provide as much detail as possible for others to be able to replicate their results. Therefore, there is no page limit, provided that the text is concise and comprehensive, and any data that does not fit within a classical manuscript can be added as supplementary material. Topics of interest include: Microelectronics, Semiconductor devices, Nanotechnology, Electronic circuits and devices, Electronic sensors and actuators, Microelectromechanical systems (MEMS), Medical electronics, Bioelectronics, Power electronics, Embedded system electronics, System control electronics, Signal processing, Microwave and millimetre-wave techniques, Wireless and optical communications, Antenna technology, Optoelectronics, Photovoltaics, Ceramic materials for electronic devices, Thick and thin film materials for electronic devices.
期刊最新文献
Towards smaller single-point failure-resilient analog circuits by use of a genetic algorithm A New Design Optimization Methodology of Fully Differential Dynamic Comparator An Energy-efficient and Accuracy-adjustable bfloat16 Multiplier High-Gain Super Class-AB Bulk-driven Sub-threshold Low-Power CMOS Transconductance Amplifier for Biomedical Applications A New Quantum-Based Building Block for Designing a Nano-Circuit with Lower Complexity
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1