{"title":"Linearity analysis of FE-based graded channel junctionless FET obtaining negative capacitance for low power applications","authors":"Ankush Chattopadhyay","doi":"10.1016/j.micrna.2024.208013","DOIUrl":null,"url":null,"abstract":"<div><div>This paper reports ferroelectric (FE) oxide based graded-channel junctionless FET featuring the negative capacitance effects in nano-scale regime. The linearity nature of its response is analyzed on the basis of third order interception point (<span><math><msub><mrow><mi>P</mi></mrow><mrow><mi>I</mi><mi>P</mi><mn>3</mn></mrow></msub></math></span>), harmonic interception voltages of 2nd and 3rd orders (<span><math><mrow><mi>V</mi><mi>I</mi><msub><mrow><mi>P</mi></mrow><mrow><mn>2</mn></mrow></msub></mrow></math></span>, <span><math><mrow><mi>V</mi><mi>I</mi><msub><mrow><mi>P</mi></mrow><mrow><mn>3</mn></mrow></msub></mrow></math></span>) and intermodulation distortion (<span><math><mrow><mi>I</mi><mi>M</mi><msub><mrow><mi>D</mi></mrow><mrow><mn>3</mn></mrow></msub></mrow></math></span>). Influence of fundamental device’s parameters such as, gate and underlap length, ferroelectric oxide thickness, graded channel doping and operating temperature on its linear behavior is observed and analyzed in detail. The subthreshold slope is also found to go below 60mV/dec for optimum features, obtaining the NC characteristics. In its circuit application part, a cascode amplifier is designed using the proposed device showing variations due to the change in the proposed device dimensions. The proposed device is designed and simulated using Silvaco ATLAS device simulator, which is calibrated with the available experimental results. Therefore, the present study is quite relevant in recent days for low power analog applications.</div></div>","PeriodicalId":100923,"journal":{"name":"Micro and Nanostructures","volume":"196 ","pages":"Article 208013"},"PeriodicalIF":2.7000,"publicationDate":"2024-11-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Micro and Nanostructures","FirstCategoryId":"1085","ListUrlMain":"https://www.sciencedirect.com/science/article/pii/S2773012324002620","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"PHYSICS, CONDENSED MATTER","Score":null,"Total":0}
引用次数: 0
Abstract
This paper reports ferroelectric (FE) oxide based graded-channel junctionless FET featuring the negative capacitance effects in nano-scale regime. The linearity nature of its response is analyzed on the basis of third order interception point (), harmonic interception voltages of 2nd and 3rd orders (, ) and intermodulation distortion (). Influence of fundamental device’s parameters such as, gate and underlap length, ferroelectric oxide thickness, graded channel doping and operating temperature on its linear behavior is observed and analyzed in detail. The subthreshold slope is also found to go below 60mV/dec for optimum features, obtaining the NC characteristics. In its circuit application part, a cascode amplifier is designed using the proposed device showing variations due to the change in the proposed device dimensions. The proposed device is designed and simulated using Silvaco ATLAS device simulator, which is calibrated with the available experimental results. Therefore, the present study is quite relevant in recent days for low power analog applications.