{"title":"A high interference-rejection receiver front-end for 5G applications using novel architecture and compact zero-pole filtering circuit topology","authors":"Zishen Lan , Jian Qin","doi":"10.1016/j.aeue.2024.155599","DOIUrl":null,"url":null,"abstract":"<div><div>This paper presents a high interference-rejection receiver front-end in 0.15-<span><math><mi>μ</mi></math></span>m GaAs pHEMT process for 5G applications. We propose a novel architecture to improve the selectivity of the receiver front-end, thereby enhancing its interference-rejection capability. The design strategy of this novel architecture is to split the functions of the high-selectivity filter and distribute them into the individual devices within the receiver front-end, and then employ the more compact zero-pole filtering circuit topology to implement and merge these split functions. This enables us to achieve the equivalent integration of the high-selectivity filter within the receiver front-end while maintaining an optimal balance among its multiple key performance parameters. Simulation results demonstrate that within the relatively low intermediate frequency (IF) range of 2.7–3.3 GHz, this receiver front-end has an equivalent 20-dB shape factor (<span><math><msub><mrow><mi>SF</mi></mrow><mrow><mn>20</mn></mrow></msub></math></span>) of less than 2.14, which exhibits excellent selectivity. Consequently, it can efficiently suppress various interference signals, featuring an image-rejection ratio (IRR) exceeding 63 dB and a local-oscillator feedthrough rejection ratio (LOFTRR) surpassing 58 dB. Furthermore, this receiver front-end achieves a noise figure (NF) of less than 2.8 dB, a peak conversion gain (CG) ranging from 23.5 to 26.5 dB, and an input 1-dB compression point (IP1dB) greater than −23 dBm.</div></div>","PeriodicalId":50844,"journal":{"name":"Aeu-International Journal of Electronics and Communications","volume":"189 ","pages":"Article 155599"},"PeriodicalIF":3.0000,"publicationDate":"2024-11-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Aeu-International Journal of Electronics and Communications","FirstCategoryId":"94","ListUrlMain":"https://www.sciencedirect.com/science/article/pii/S1434841124004850","RegionNum":3,"RegionCategory":"计算机科学","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0
Abstract
This paper presents a high interference-rejection receiver front-end in 0.15-m GaAs pHEMT process for 5G applications. We propose a novel architecture to improve the selectivity of the receiver front-end, thereby enhancing its interference-rejection capability. The design strategy of this novel architecture is to split the functions of the high-selectivity filter and distribute them into the individual devices within the receiver front-end, and then employ the more compact zero-pole filtering circuit topology to implement and merge these split functions. This enables us to achieve the equivalent integration of the high-selectivity filter within the receiver front-end while maintaining an optimal balance among its multiple key performance parameters. Simulation results demonstrate that within the relatively low intermediate frequency (IF) range of 2.7–3.3 GHz, this receiver front-end has an equivalent 20-dB shape factor () of less than 2.14, which exhibits excellent selectivity. Consequently, it can efficiently suppress various interference signals, featuring an image-rejection ratio (IRR) exceeding 63 dB and a local-oscillator feedthrough rejection ratio (LOFTRR) surpassing 58 dB. Furthermore, this receiver front-end achieves a noise figure (NF) of less than 2.8 dB, a peak conversion gain (CG) ranging from 23.5 to 26.5 dB, and an input 1-dB compression point (IP1dB) greater than −23 dBm.
期刊介绍:
AEÜ is an international scientific journal which publishes both original works and invited tutorials. The journal''s scope covers all aspects of theory and design of circuits, systems and devices for electronics, signal processing, and communication, including:
signal and system theory, digital signal processing
network theory and circuit design
information theory, communication theory and techniques, modulation, source and channel coding
switching theory and techniques, communication protocols
optical communications
microwave theory and techniques, radar, sonar
antennas, wave propagation
AEÜ publishes full papers and letters with very short turn around time but a high standard review process. Review cycles are typically finished within twelve weeks by application of modern electronic communication facilities.