{"title":"TCAD analysis of gate leakage and threshold drift in GaN devices with dual-gate structure","authors":"Hao-jie Xie, Ying Wang, Shi-Jin Liu, Cheng-Hao Yu, Hao-Min Guo","doi":"10.1016/j.mejo.2024.106521","DOIUrl":null,"url":null,"abstract":"<div><div>This article explores the characteristics and performance of a novel high-electron-mobility-transistor (HEMTs) featuring a dual-gate and dual-field plate design. Two-dimensional numerical simulations of the devices were conducted using the semiconductor process simulation software Sentaurus TCAD. The gate reliability issue of p-GaN packaged AlGaN/GaN high electron mobility transistors (HEMTs) was assessed by monitoring the positive gate bias stress time variation from 1μs to 10s. Compared to conventional p-GaN HEMT devices, research simulations show a reduction in gate leakage and an increase in forward gate breakdown voltage from 8.6 V to 11.4 V. Under the parametric conditions described in the text, the reduction in sub-gate resistance results in higher total saturation currents and higher power. This improvement is achieved at the expense of on-resistance and gate capacitance. The simulation results demonstrate that the improvement of the gate by leakage measurement electric field reduces the threshold drift of the device drain bias at 20 V, with the effect of the best forward drift being reduced from 0.2 V to approximately 0.1 V (stress = 10s).</div></div>","PeriodicalId":49818,"journal":{"name":"Microelectronics Journal","volume":"156 ","pages":"Article 106521"},"PeriodicalIF":1.9000,"publicationDate":"2025-02-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Microelectronics Journal","FirstCategoryId":"5","ListUrlMain":"https://www.sciencedirect.com/science/article/pii/S187923912400225X","RegionNum":3,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0
Abstract
This article explores the characteristics and performance of a novel high-electron-mobility-transistor (HEMTs) featuring a dual-gate and dual-field plate design. Two-dimensional numerical simulations of the devices were conducted using the semiconductor process simulation software Sentaurus TCAD. The gate reliability issue of p-GaN packaged AlGaN/GaN high electron mobility transistors (HEMTs) was assessed by monitoring the positive gate bias stress time variation from 1μs to 10s. Compared to conventional p-GaN HEMT devices, research simulations show a reduction in gate leakage and an increase in forward gate breakdown voltage from 8.6 V to 11.4 V. Under the parametric conditions described in the text, the reduction in sub-gate resistance results in higher total saturation currents and higher power. This improvement is achieved at the expense of on-resistance and gate capacitance. The simulation results demonstrate that the improvement of the gate by leakage measurement electric field reduces the threshold drift of the device drain bias at 20 V, with the effect of the best forward drift being reduced from 0.2 V to approximately 0.1 V (stress = 10s).
期刊介绍:
Published since 1969, the Microelectronics Journal is an international forum for the dissemination of research and applications of microelectronic systems, circuits, and emerging technologies. Papers published in the Microelectronics Journal have undergone peer review to ensure originality, relevance, and timeliness. The journal thus provides a worldwide, regular, and comprehensive update on microelectronic circuits and systems.
The Microelectronics Journal invites papers describing significant research and applications in all of the areas listed below. Comprehensive review/survey papers covering recent developments will also be considered. The Microelectronics Journal covers circuits and systems. This topic includes but is not limited to: Analog, digital, mixed, and RF circuits and related design methodologies; Logic, architectural, and system level synthesis; Testing, design for testability, built-in self-test; Area, power, and thermal analysis and design; Mixed-domain simulation and design; Embedded systems; Non-von Neumann computing and related technologies and circuits; Design and test of high complexity systems integration; SoC, NoC, SIP, and NIP design and test; 3-D integration design and analysis; Emerging device technologies and circuits, such as FinFETs, SETs, spintronics, SFQ, MTJ, etc.
Application aspects such as signal and image processing including circuits for cryptography, sensors, and actuators including sensor networks, reliability and quality issues, and economic models are also welcome.