Non-volatile In Memory Dual-Row X(N)OR Operation with Write Back Circuit Based on 1T1C FeRAM

Wang Qiao, Yuling Zhao, Jianguo Yang, Chao Liu, Pengfei Jiang, Qingting Ding, Tiancheng Gong, Q. Luo, H. Lv, Ming Liu
{"title":"Non-volatile In Memory Dual-Row X(N)OR Operation with Write Back Circuit Based on 1T1C FeRAM","authors":"Wang Qiao, Yuling Zhao, Jianguo Yang, Chao Liu, Pengfei Jiang, Qingting Ding, Tiancheng Gong, Q. Luo, H. Lv, Ming Liu","doi":"10.1109/ICSICT49897.2020.9278353","DOIUrl":null,"url":null,"abstract":"Von Neumann computing architecture system has the characteristic of high energy consumption and slow speed due to the memory bottlenecks of hardware platforms when it processes computing tasks that rely on big data. The drawbacks of memory bottlenecks in traditional structures can be improved significantly using PIM (processing-in-memory) architectures. FeRAM (ferroelectric memory) is a novel memory with the advantages of simple structure, high integration and low power consumption. Thus, it has always been considered as one of the most proper memories for PIM. In this paper, FeRAM was designed as memory and converted to basic computing cells, based on its charge sharing function. A mechanism of two-line activation was adopted during the process of X(N)OR. Then, peripheral circuits were moderately modified to implement bit-by-bit X(N)OR operations between operands stored in the same bit line. Besides, the simulation of X(N)OR logic was carried out. The final simulation results show that the speed, area and power consumption of current FeRAM-based logic operations are improved. The research can be used to enhance the performance of arithmetic logic units for future PIM.","PeriodicalId":6727,"journal":{"name":"2020 IEEE 15th International Conference on Solid-State & Integrated Circuit Technology (ICSICT)","volume":"9 1","pages":"1-3"},"PeriodicalIF":0.0000,"publicationDate":"2020-11-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE 15th International Conference on Solid-State & Integrated Circuit Technology (ICSICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSICT49897.2020.9278353","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

Von Neumann computing architecture system has the characteristic of high energy consumption and slow speed due to the memory bottlenecks of hardware platforms when it processes computing tasks that rely on big data. The drawbacks of memory bottlenecks in traditional structures can be improved significantly using PIM (processing-in-memory) architectures. FeRAM (ferroelectric memory) is a novel memory with the advantages of simple structure, high integration and low power consumption. Thus, it has always been considered as one of the most proper memories for PIM. In this paper, FeRAM was designed as memory and converted to basic computing cells, based on its charge sharing function. A mechanism of two-line activation was adopted during the process of X(N)OR. Then, peripheral circuits were moderately modified to implement bit-by-bit X(N)OR operations between operands stored in the same bit line. Besides, the simulation of X(N)OR logic was carried out. The final simulation results show that the speed, area and power consumption of current FeRAM-based logic operations are improved. The research can be used to enhance the performance of arithmetic logic units for future PIM.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于1T1C FeRAM的非易失性内存双行X(N)OR写回电路
Von Neumann计算架构系统在处理依赖大数据的计算任务时,由于硬件平台的内存瓶颈,具有能耗高、速度慢的特点。使用PIM(内存中处理)体系结构可以显著改善传统结构中内存瓶颈的缺点。FeRAM(铁电存储器)是一种结构简单、集成度高、功耗低的新型存储器。因此,它一直被认为是最适合PIM的记忆之一。本文利用FeRAM的电荷共享功能,将其设计为存储器并转换为基本计算单元。X(N)OR过程采用双线活化机制。然后,对外围电路进行适度修改,以实现存储在同一位行的操作数之间的逐位X(N)OR操作。此外,还对X(N)OR逻辑进行了仿真。最后的仿真结果表明,目前基于feram的逻辑运算在速度、面积和功耗方面都得到了改善。该研究可为今后PIM中提高算术逻辑单元的性能提供参考。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Correlations between Static Noise Margin and Single-Event-Upset Hardness for SRAM Cells Design and Implementation of a Low-cost AES Coprocessor Based on eSTT-MRAM IP A Novel Ultra-thin-barrier AlGaN/GaN MIS-gated Hybrid Anode Diode Featuring Improved High-temperature Reverse Blocking Characteristic A Novel Self-Aligned Dopant-Segregated Schottky Tunnel-FET with Asymmetry Sidewall Based on Standard CMOS Technology Unijunction Transistor on Silicon-On-Insulator Substrate
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1