ESD robustness of smart-power protection structures evaluated by means of HBM and TLP tests

G. Meneghesso, S. Santirosi, E. Novarini, C. Contiero, E. Zanoni
{"title":"ESD robustness of smart-power protection structures evaluated by means of HBM and TLP tests","authors":"G. Meneghesso, S. Santirosi, E. Novarini, C. Contiero, E. Zanoni","doi":"10.1109/RELPHY.2000.843926","DOIUrl":null,"url":null,"abstract":"In this paper we will present data concerning the ESD robustness of smart power protection structures (fabricated in Bipolar, CMOS, DMOS, BCD technology) for input-output circuits. A comparison between the robustness of \"p-body\" and \"p-well\" based structures and a study of the influence of layout parameters on the ESD robustness will be given. The correlation between ESD robustness obtained with different test methods (HBM and TLP) will be also presented. Failure analysis has been carried out by means of SEM device cross-sections.","PeriodicalId":6387,"journal":{"name":"2000 IEEE International Reliability Physics Symposium Proceedings. 38th Annual (Cat. No.00CH37059)","volume":"16 1","pages":"270-275"},"PeriodicalIF":0.0000,"publicationDate":"2000-04-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"21","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2000 IEEE International Reliability Physics Symposium Proceedings. 38th Annual (Cat. No.00CH37059)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RELPHY.2000.843926","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 21

Abstract

In this paper we will present data concerning the ESD robustness of smart power protection structures (fabricated in Bipolar, CMOS, DMOS, BCD technology) for input-output circuits. A comparison between the robustness of "p-body" and "p-well" based structures and a study of the influence of layout parameters on the ESD robustness will be given. The correlation between ESD robustness obtained with different test methods (HBM and TLP) will be also presented. Failure analysis has been carried out by means of SEM device cross-sections.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
通过HBM和TLP测试评估智能电源保护结构的ESD稳健性
在本文中,我们将提供有关智能电源保护结构(采用双极、CMOS、DMOS、BCD技术制造)用于输入输出电路的ESD稳健性数据。比较了“p-体”结构和“p-井”结构的鲁棒性,并研究了布局参数对ESD鲁棒性的影响。还将介绍不同测试方法(HBM和TLP)获得的ESD稳健性之间的相关性。利用扫描电镜对器件的横截面进行了失效分析。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Keynote 1: The road to resilient computing in autonomous driving is paved with redundancy Keynote Address 1: "Transistors and reliability in the innovation era" Keynote Address 2: "Hybrid memory cube: Achieving high performance and high reliability" The reliability approaches and requirements for IC component in telecom system 50 years of IRPS [Banquet Keynote]
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1