K. Fukuda, J. Hattori, H. Asai, M. Shimizu, T. Hashizume
{"title":"Simulation of deep level transient spectroscopy using circuit simulator with deep level trap model implemented by Verilog-A language","authors":"K. Fukuda, J. Hattori, H. Asai, M. Shimizu, T. Hashizume","doi":"10.1109/SISPAD.2019.8870554","DOIUrl":null,"url":null,"abstract":"A modeling method of deep level transient spectroscopy (DLTS) using circuit simulation with a MOS capacitor compact model which takes into account influences of deep level traps is proposed. In the proposed method, DLTS measurement procedures are described by transient analysis of circuit simulation. Stable numerical convergence is obtained even for the case in which carrier traps with wide range of time scales are included. Through case studies, it is proved that this method is a robust and versatile theoretical tool to predict DLTS signals, which helps to understand DLTS results and to optimize DLTS measurement conditions. Furthermore, the method is applied to several capacitance measurement methods discussed in literatures concerning GaN MIS capacitors, which ensures the practical ability of the proposed simulation approach.","PeriodicalId":6755,"journal":{"name":"2019 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD)","volume":"1943 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2019-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SISPAD.2019.8870554","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
A modeling method of deep level transient spectroscopy (DLTS) using circuit simulation with a MOS capacitor compact model which takes into account influences of deep level traps is proposed. In the proposed method, DLTS measurement procedures are described by transient analysis of circuit simulation. Stable numerical convergence is obtained even for the case in which carrier traps with wide range of time scales are included. Through case studies, it is proved that this method is a robust and versatile theoretical tool to predict DLTS signals, which helps to understand DLTS results and to optimize DLTS measurement conditions. Furthermore, the method is applied to several capacitance measurement methods discussed in literatures concerning GaN MIS capacitors, which ensures the practical ability of the proposed simulation approach.