使用SES建模工具进行超大规模集成电路架构性能评估

D. Verma
{"title":"使用SES建模工具进行超大规模集成电路架构性能评估","authors":"D. Verma","doi":"10.1109/SOUTHC.1994.498171","DOIUrl":null,"url":null,"abstract":"Very large scale integrated circuits (VLSI) are growing in size, complexity, and circuit density at a very fast pace. There is no limit in the foreseeable future to the amount of intelligence architects would like to see on a single piece of silicon. Technology is keeping good pace with the growing demand of complete \"systems\" by increasing density. A few million transistors on one chip are already becoming common-place. The development of the architecture of such chips is, however, hampered by the lack of tools. This paper focuses on a very crucial issue, one of confidence in the internal architecture of a VLSI circuit before committing the design to silicon. The SES/Workbench by Scientific and Engineering Software has proven to be a useful tool in early architectural analysis of complex VLSI circuits. The circuit's system level architecture can be modelled fairly quickly to yield results that can save time, money, and resources to design optimum circuits with well understood performance characteristics, without taking recourse to fabricating the chip prototypes. The simulations on the resulting model \"run\" in reasonable time (million clocks/hr) to provide \"on-line\" feedback for fine tuning the design.","PeriodicalId":164672,"journal":{"name":"Conference Record Southcon","volume":"27 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-03-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Very large scale integrated circuit architecture performance evaluation using SES modelling tools\",\"authors\":\"D. Verma\",\"doi\":\"10.1109/SOUTHC.1994.498171\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Very large scale integrated circuits (VLSI) are growing in size, complexity, and circuit density at a very fast pace. There is no limit in the foreseeable future to the amount of intelligence architects would like to see on a single piece of silicon. Technology is keeping good pace with the growing demand of complete \\\"systems\\\" by increasing density. A few million transistors on one chip are already becoming common-place. The development of the architecture of such chips is, however, hampered by the lack of tools. This paper focuses on a very crucial issue, one of confidence in the internal architecture of a VLSI circuit before committing the design to silicon. The SES/Workbench by Scientific and Engineering Software has proven to be a useful tool in early architectural analysis of complex VLSI circuits. The circuit's system level architecture can be modelled fairly quickly to yield results that can save time, money, and resources to design optimum circuits with well understood performance characteristics, without taking recourse to fabricating the chip prototypes. The simulations on the resulting model \\\"run\\\" in reasonable time (million clocks/hr) to provide \\\"on-line\\\" feedback for fine tuning the design.\",\"PeriodicalId\":164672,\"journal\":{\"name\":\"Conference Record Southcon\",\"volume\":\"27 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1994-03-29\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Conference Record Southcon\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SOUTHC.1994.498171\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Conference Record Southcon","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOUTHC.1994.498171","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

超大规模集成电路(VLSI)在尺寸、复杂性和电路密度方面都在以非常快的速度增长。在可预见的未来,智能架构师希望在一块硅片上看到的智能数量是没有限制的。通过增加密度,技术正与不断增长的对完整“系统”的需求保持良好的步伐。一个芯片上有几百万个晶体管已经很普遍了。然而,这种芯片架构的发展受到工具缺乏的阻碍。本文关注的是一个非常关键的问题,即在将设计提交到硅之前对超大规模集成电路内部架构的信心。科学与工程软件的SES/工作台已被证明是复杂VLSI电路早期架构分析的有用工具。电路的系统级架构可以相当快地建模,从而产生可以节省时间、金钱和资源的结果,以设计具有良好理解的性能特征的最佳电路,而无需依靠制造芯片原型。对结果模型的模拟在合理的时间(百万时钟/小时)内“运行”,为微调设计提供“在线”反馈。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Very large scale integrated circuit architecture performance evaluation using SES modelling tools
Very large scale integrated circuits (VLSI) are growing in size, complexity, and circuit density at a very fast pace. There is no limit in the foreseeable future to the amount of intelligence architects would like to see on a single piece of silicon. Technology is keeping good pace with the growing demand of complete "systems" by increasing density. A few million transistors on one chip are already becoming common-place. The development of the architecture of such chips is, however, hampered by the lack of tools. This paper focuses on a very crucial issue, one of confidence in the internal architecture of a VLSI circuit before committing the design to silicon. The SES/Workbench by Scientific and Engineering Software has proven to be a useful tool in early architectural analysis of complex VLSI circuits. The circuit's system level architecture can be modelled fairly quickly to yield results that can save time, money, and resources to design optimum circuits with well understood performance characteristics, without taking recourse to fabricating the chip prototypes. The simulations on the resulting model "run" in reasonable time (million clocks/hr) to provide "on-line" feedback for fine tuning the design.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Real-time eye feature tracking from a video image sequence using Kalman filter Learning situational knowledge through observation of expert performance in a simulation-based environment Electro-optical sensor packaging overview Range extension for electric vehicles Very large scale integrated circuit architecture performance evaluation using SES modelling tools
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1