图案化SOI表面薄膜CD基准材料的片电阻和线电阻与衬底偏压的关系

R. Allen, E. Vogel, L. W. Linholm, M. Cresswell
{"title":"图案化SOI表面薄膜CD基准材料的片电阻和线电阻与衬底偏压的关系","authors":"R. Allen, E. Vogel, L. W. Linholm, M. Cresswell","doi":"10.1109/ICMTS.1999.766215","DOIUrl":null,"url":null,"abstract":"Recently, NIST has been developing electrical test structures to serve as critical dimension (CD) reference artifacts for calibration of CD metrology systems. The reference artifacts are fabricated in monocrystalline silicon-on-insulator films and are responsive to the goals of the National Technology Roadmap for Semiconductors beyond the 120 nm generation. The features on these reference artifacts are produced with lattice-plane specific etch techniques which give vertical, atomically planar sidewalls and uniform conductivity. The electrical linewidths, or electrical CDs (ECDs), of these features are determined from the sheet resistance and the resistance of the feature. This paper reports on measurements and models of how the resistance per unit length changes as a function of substrate bias, providing a method to validate the calculated sheet resistance and linewidth, and thus facilitating the use of this uniquely high repeatability and low-cost metrology tool in the production of CD-reference artifacts.","PeriodicalId":273071,"journal":{"name":"ICMTS 1999. Proceedings of 1999 International Conference on Microelectronic Test Structures (Cat. No.99CH36307)","volume":"186 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-03-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Sheet and line resistance of patterned SOI surface film CD reference materials as a function of substrate bias\",\"authors\":\"R. Allen, E. Vogel, L. W. Linholm, M. Cresswell\",\"doi\":\"10.1109/ICMTS.1999.766215\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Recently, NIST has been developing electrical test structures to serve as critical dimension (CD) reference artifacts for calibration of CD metrology systems. The reference artifacts are fabricated in monocrystalline silicon-on-insulator films and are responsive to the goals of the National Technology Roadmap for Semiconductors beyond the 120 nm generation. The features on these reference artifacts are produced with lattice-plane specific etch techniques which give vertical, atomically planar sidewalls and uniform conductivity. The electrical linewidths, or electrical CDs (ECDs), of these features are determined from the sheet resistance and the resistance of the feature. This paper reports on measurements and models of how the resistance per unit length changes as a function of substrate bias, providing a method to validate the calculated sheet resistance and linewidth, and thus facilitating the use of this uniquely high repeatability and low-cost metrology tool in the production of CD-reference artifacts.\",\"PeriodicalId\":273071,\"journal\":{\"name\":\"ICMTS 1999. Proceedings of 1999 International Conference on Microelectronic Test Structures (Cat. No.99CH36307)\",\"volume\":\"186 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-03-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ICMTS 1999. Proceedings of 1999 International Conference on Microelectronic Test Structures (Cat. No.99CH36307)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICMTS.1999.766215\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICMTS 1999. Proceedings of 1999 International Conference on Microelectronic Test Structures (Cat. No.99CH36307)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMTS.1999.766215","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

最近,NIST一直在开发电气测试结构,作为关键尺寸(CD)参考工件,用于校准CD计量系统。参考伪影是在绝缘体上的单晶硅薄膜中制造的,并且响应了国家半导体技术路线图的目标,超越了120纳米一代。这些参考工件上的特征是用晶格平面特定的蚀刻技术产生的,这些技术可以提供垂直的、原子平面的侧壁和均匀的导电性。这些特征的电线宽或电cd (ecd)是由薄片电阻和特征的电阻决定的。本文报告了单位长度电阻随基板偏压变化的测量和模型,提供了一种方法来验证计算的薄片电阻和线宽,从而促进了这种独特的高重复性和低成本计量工具在cd参考工件生产中的使用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Sheet and line resistance of patterned SOI surface film CD reference materials as a function of substrate bias
Recently, NIST has been developing electrical test structures to serve as critical dimension (CD) reference artifacts for calibration of CD metrology systems. The reference artifacts are fabricated in monocrystalline silicon-on-insulator films and are responsive to the goals of the National Technology Roadmap for Semiconductors beyond the 120 nm generation. The features on these reference artifacts are produced with lattice-plane specific etch techniques which give vertical, atomically planar sidewalls and uniform conductivity. The electrical linewidths, or electrical CDs (ECDs), of these features are determined from the sheet resistance and the resistance of the feature. This paper reports on measurements and models of how the resistance per unit length changes as a function of substrate bias, providing a method to validate the calculated sheet resistance and linewidth, and thus facilitating the use of this uniquely high repeatability and low-cost metrology tool in the production of CD-reference artifacts.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A compact SOI model for fully-depleted and partially-depleted 0.25 /spl mu/m SIMOX devices Inclusion of substrate effects in the flyback method for BJT resistance characterisation Sheet and line resistance of patterned SOI surface film CD reference materials as a function of substrate bias Analysis of current flow in mono-crystalline electrical linewidth structures A new test structure for direct extraction of SPICE model parameters for double polysilicon bipolar transistors
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1