电压和尺寸缩放对CMOS测试的影响:多维测试范式

Ovidio V. Maiuri, W. Moore
{"title":"电压和尺寸缩放对CMOS测试的影响:多维测试范式","authors":"Ovidio V. Maiuri, W. Moore","doi":"10.1109/VTEST.1998.670844","DOIUrl":null,"url":null,"abstract":"Recent developments and future trends in VLSI/ULSI process and design technologies are introducing new levels of complexity in testing. This paper explains why modern submicron CMOS technologies are stretching test capabilities, making it easier for failures in digital integrated circuits (ICs) to elude test. Submicron transistor technologies are being forced to shift to lower power-supply voltages to maintain the internal electric field in the MOS transistors, and also to reduce power consumption. The consequent reduction of threshold voltage and the increase of leakage current are decreasing the effectiveness of quiescent control monitoring (I/sub DDQ/) testing because the reduced ratio between the MOSFET's on and of currents is making this testing technique impracticable. A possible solution to fault test escape is presented in terms of a new testing methodology: the Multidimensional Testing Paradigm (MTP). This methodology is based on the use of voltage, temperature, and frequency parameterized testing. The impact of device dimension scaling on submicron CMOS digital circuits is illustrated. Bridging faults (BFs), faults causing two physically adjacent node, in the layout of a circuit to be electrically connected to each other, are used as a representative class of fault model, and their effect on the electrical behavior of a simple digital system are described. The traditional analysis of a static gate properties as a function of the short's resistances, based on the use of the gate logic threshold as a pivot, is demonstrated to be inadequate for modern microelectronic technologies. A new, more meaningful classification of BF resistance values is introduced.","PeriodicalId":128521,"journal":{"name":"Proceedings. 16th IEEE VLSI Test Symposium (Cat. No.98TB100231)","volume":"60 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1998-04-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":"{\"title\":\"Implications of voltage and dimension scaling on CMOS testing: the multidimensional testing paradigm\",\"authors\":\"Ovidio V. Maiuri, W. Moore\",\"doi\":\"10.1109/VTEST.1998.670844\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Recent developments and future trends in VLSI/ULSI process and design technologies are introducing new levels of complexity in testing. This paper explains why modern submicron CMOS technologies are stretching test capabilities, making it easier for failures in digital integrated circuits (ICs) to elude test. Submicron transistor technologies are being forced to shift to lower power-supply voltages to maintain the internal electric field in the MOS transistors, and also to reduce power consumption. The consequent reduction of threshold voltage and the increase of leakage current are decreasing the effectiveness of quiescent control monitoring (I/sub DDQ/) testing because the reduced ratio between the MOSFET's on and of currents is making this testing technique impracticable. A possible solution to fault test escape is presented in terms of a new testing methodology: the Multidimensional Testing Paradigm (MTP). This methodology is based on the use of voltage, temperature, and frequency parameterized testing. The impact of device dimension scaling on submicron CMOS digital circuits is illustrated. Bridging faults (BFs), faults causing two physically adjacent node, in the layout of a circuit to be electrically connected to each other, are used as a representative class of fault model, and their effect on the electrical behavior of a simple digital system are described. The traditional analysis of a static gate properties as a function of the short's resistances, based on the use of the gate logic threshold as a pivot, is demonstrated to be inadequate for modern microelectronic technologies. A new, more meaningful classification of BF resistance values is introduced.\",\"PeriodicalId\":128521,\"journal\":{\"name\":\"Proceedings. 16th IEEE VLSI Test Symposium (Cat. No.98TB100231)\",\"volume\":\"60 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1998-04-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"13\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings. 16th IEEE VLSI Test Symposium (Cat. No.98TB100231)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VTEST.1998.670844\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings. 16th IEEE VLSI Test Symposium (Cat. No.98TB100231)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VTEST.1998.670844","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 13

摘要

VLSI/ULSI工艺和设计技术的最新发展和未来趋势正在为测试带来新的复杂性。本文解释了为什么现代亚微米CMOS技术正在扩展测试能力,使数字集成电路(ic)中的故障更容易逃避测试。亚微米晶体管技术正被迫转向较低的电源电压,以维持MOS晶体管的内部电场,并降低功耗。阈值电压的降低和泄漏电流的增大降低了静态控制监测(I/sub DDQ/)测试的有效性,因为MOSFET导通与导通电流之比的减小使得这种测试技术不可行。根据一种新的测试方法:多维测试范式(MTP),提出了故障测试逃逸的可能解决方案。这种方法是基于使用电压、温度和频率参数化测试。说明了器件尺寸缩放对亚微米CMOS数字电路的影响。桥接故障(BFs)是指在电路布局中导致两个物理相邻节点相互电连接的故障,它被用作故障模型的一个代表性类别,并描述了它们对简单数字系统电行为的影响。传统的基于栅极逻辑阈值作为支点的静态栅极特性作为短路电阻函数的分析,已被证明不适合现代微电子技术。介绍了一种新的、更有意义的高炉电阻值分类方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Implications of voltage and dimension scaling on CMOS testing: the multidimensional testing paradigm
Recent developments and future trends in VLSI/ULSI process and design technologies are introducing new levels of complexity in testing. This paper explains why modern submicron CMOS technologies are stretching test capabilities, making it easier for failures in digital integrated circuits (ICs) to elude test. Submicron transistor technologies are being forced to shift to lower power-supply voltages to maintain the internal electric field in the MOS transistors, and also to reduce power consumption. The consequent reduction of threshold voltage and the increase of leakage current are decreasing the effectiveness of quiescent control monitoring (I/sub DDQ/) testing because the reduced ratio between the MOSFET's on and of currents is making this testing technique impracticable. A possible solution to fault test escape is presented in terms of a new testing methodology: the Multidimensional Testing Paradigm (MTP). This methodology is based on the use of voltage, temperature, and frequency parameterized testing. The impact of device dimension scaling on submicron CMOS digital circuits is illustrated. Bridging faults (BFs), faults causing two physically adjacent node, in the layout of a circuit to be electrically connected to each other, are used as a representative class of fault model, and their effect on the electrical behavior of a simple digital system are described. The traditional analysis of a static gate properties as a function of the short's resistances, based on the use of the gate logic threshold as a pivot, is demonstrated to be inadequate for modern microelectronic technologies. A new, more meaningful classification of BF resistance values is introduced.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
An approach to modeling and testing memories and its application to CAMs Novel single and double output TSC Berger code checkers A novel routing algorithm for MCM substrate verification using single-ended probe Towards simultaneous delay-fault built-in self-test and partial-scan insertion Implications of voltage and dimension scaling on CMOS testing: the multidimensional testing paradigm
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1