Y. Kobayashi, M. Fukui, T. Matsudai, T. Saraya, K. Itou, T. Takakura, S. Suzuki, Ryohei Gejo, Tatsunori Sakano, T. Kato, T. Inokuchi, K. Takao, T. Hiramoto
{"title":"实现低关断损耗的单后双前栅极控制IGBT","authors":"Y. Kobayashi, M. Fukui, T. Matsudai, T. Saraya, K. Itou, T. Takakura, S. Suzuki, Ryohei Gejo, Tatsunori Sakano, T. Kato, T. Inokuchi, K. Takao, T. Hiramoto","doi":"10.1109/ISPSD57135.2023.10147483","DOIUrl":null,"url":null,"abstract":"Reducing turn-off loss ($E_{\\text{off}\\_\\text{total}}$) in insulated-gate bipolar transistors (IGBTs) improves the power consumption of high-power converter systems. Multi-gate IGBTs can reduce $E_{\\text{off}\\_\\text{total}}$ because stored carriers are reduced by adding independently controllable gates that switch just before the turn-off period. The proposed single-back and double-front gate-controlled IGBT (SDG-IGBT) successfully reduces $E_{\\text{off}\\_\\text{total}}$ when both the control gate (CG) on the emitter side and the back gate (BG) on the collector side are operated simultaneously. When the drift layer is thick in high-voltage IGBTs (e.g., the 3-kV-class), the control design of SDG-IGBTs is simple because the CG and BG carrier reduction regions do not interfere with each other. The optimum switching timings of CG and BG can be decided by evaluating $E_{\\text{off}\\_\\text{total}}$ in mode-2 (CG only operation) and mode-3 (BG only operation). SDG-IGBTs have the potential to greatly reduce $E_{\\text{off}\\_\\text{total}}$ while maximally utilizing the capabilities of both CG and BG because $E_{\\text{off}\\_\\text{total}}$ reduction rate is represented by the sum of the values for mode-2 and mode-3.","PeriodicalId":344266,"journal":{"name":"2023 35th International Symposium on Power Semiconductor Devices and ICs (ISPSD)","volume":"45 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-05-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Single-Back and Double-Front Gate-Controlled IGBT for Achieving Low Turn-Off Loss\",\"authors\":\"Y. Kobayashi, M. Fukui, T. Matsudai, T. Saraya, K. Itou, T. Takakura, S. Suzuki, Ryohei Gejo, Tatsunori Sakano, T. Kato, T. Inokuchi, K. Takao, T. Hiramoto\",\"doi\":\"10.1109/ISPSD57135.2023.10147483\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Reducing turn-off loss ($E_{\\\\text{off}\\\\_\\\\text{total}}$) in insulated-gate bipolar transistors (IGBTs) improves the power consumption of high-power converter systems. Multi-gate IGBTs can reduce $E_{\\\\text{off}\\\\_\\\\text{total}}$ because stored carriers are reduced by adding independently controllable gates that switch just before the turn-off period. The proposed single-back and double-front gate-controlled IGBT (SDG-IGBT) successfully reduces $E_{\\\\text{off}\\\\_\\\\text{total}}$ when both the control gate (CG) on the emitter side and the back gate (BG) on the collector side are operated simultaneously. When the drift layer is thick in high-voltage IGBTs (e.g., the 3-kV-class), the control design of SDG-IGBTs is simple because the CG and BG carrier reduction regions do not interfere with each other. The optimum switching timings of CG and BG can be decided by evaluating $E_{\\\\text{off}\\\\_\\\\text{total}}$ in mode-2 (CG only operation) and mode-3 (BG only operation). SDG-IGBTs have the potential to greatly reduce $E_{\\\\text{off}\\\\_\\\\text{total}}$ while maximally utilizing the capabilities of both CG and BG because $E_{\\\\text{off}\\\\_\\\\text{total}}$ reduction rate is represented by the sum of the values for mode-2 and mode-3.\",\"PeriodicalId\":344266,\"journal\":{\"name\":\"2023 35th International Symposium on Power Semiconductor Devices and ICs (ISPSD)\",\"volume\":\"45 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-05-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 35th International Symposium on Power Semiconductor Devices and ICs (ISPSD)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISPSD57135.2023.10147483\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 35th International Symposium on Power Semiconductor Devices and ICs (ISPSD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISPSD57135.2023.10147483","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Single-Back and Double-Front Gate-Controlled IGBT for Achieving Low Turn-Off Loss
Reducing turn-off loss ($E_{\text{off}\_\text{total}}$) in insulated-gate bipolar transistors (IGBTs) improves the power consumption of high-power converter systems. Multi-gate IGBTs can reduce $E_{\text{off}\_\text{total}}$ because stored carriers are reduced by adding independently controllable gates that switch just before the turn-off period. The proposed single-back and double-front gate-controlled IGBT (SDG-IGBT) successfully reduces $E_{\text{off}\_\text{total}}$ when both the control gate (CG) on the emitter side and the back gate (BG) on the collector side are operated simultaneously. When the drift layer is thick in high-voltage IGBTs (e.g., the 3-kV-class), the control design of SDG-IGBTs is simple because the CG and BG carrier reduction regions do not interfere with each other. The optimum switching timings of CG and BG can be decided by evaluating $E_{\text{off}\_\text{total}}$ in mode-2 (CG only operation) and mode-3 (BG only operation). SDG-IGBTs have the potential to greatly reduce $E_{\text{off}\_\text{total}}$ while maximally utilizing the capabilities of both CG and BG because $E_{\text{off}\_\text{total}}$ reduction rate is represented by the sum of the values for mode-2 and mode-3.