快速周转后工艺良率提高自定义VLSI铸造厂

H. Parks
{"title":"快速周转后工艺良率提高自定义VLSI铸造厂","authors":"H. Parks","doi":"10.1109/ASMC.1990.111225","DOIUrl":null,"url":null,"abstract":"An effective fast-turnaround postprocess yield-enhancement methodology for custom VLSI which has been developed using a static random access memory (SRAM) and a test element group (TEG) yield vehicle is described. The SRAM/TEG is combined on a single chip providing a unified process-control vehicle. Several examples of visual defect classification using SRAM failure analysis and nonvisual defect characterization from the electrical test monitors are presented. Application of the methodology to yield enhancement efforts for a 1.25- mu m process is presented showing excellent correlation of SRAM and custom circuit yields with a 100* defect density reduction over a two-year period.<<ETX>>","PeriodicalId":158760,"journal":{"name":"IEEE/SEMI Conference on Advanced Semiconductor Manufacturing Workshop","volume":"91 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1990-09-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Fast turn around post process yield enhancement for custom VLSI foundries\",\"authors\":\"H. Parks\",\"doi\":\"10.1109/ASMC.1990.111225\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"An effective fast-turnaround postprocess yield-enhancement methodology for custom VLSI which has been developed using a static random access memory (SRAM) and a test element group (TEG) yield vehicle is described. The SRAM/TEG is combined on a single chip providing a unified process-control vehicle. Several examples of visual defect classification using SRAM failure analysis and nonvisual defect characterization from the electrical test monitors are presented. Application of the methodology to yield enhancement efforts for a 1.25- mu m process is presented showing excellent correlation of SRAM and custom circuit yields with a 100* defect density reduction over a two-year period.<<ETX>>\",\"PeriodicalId\":158760,\"journal\":{\"name\":\"IEEE/SEMI Conference on Advanced Semiconductor Manufacturing Workshop\",\"volume\":\"91 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1990-09-11\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE/SEMI Conference on Advanced Semiconductor Manufacturing Workshop\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASMC.1990.111225\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE/SEMI Conference on Advanced Semiconductor Manufacturing Workshop","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASMC.1990.111225","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本文描述了一种用于定制VLSI的有效快速周转后处理成品率提高方法,该方法使用静态随机存取存储器(SRAM)和测试元件组(TEG)成品率载体。SRAM/TEG组合在单个芯片上,提供统一的过程控制载体。介绍了几个使用SRAM故障分析和电气测试监视器非视觉缺陷表征进行视觉缺陷分类的例子。将该方法应用于1.25 μ m工艺的良率提高工作,显示SRAM和定制电路良率在两年内与100*缺陷密度降低之间具有良好的相关性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Fast turn around post process yield enhancement for custom VLSI foundries
An effective fast-turnaround postprocess yield-enhancement methodology for custom VLSI which has been developed using a static random access memory (SRAM) and a test element group (TEG) yield vehicle is described. The SRAM/TEG is combined on a single chip providing a unified process-control vehicle. Several examples of visual defect classification using SRAM failure analysis and nonvisual defect characterization from the electrical test monitors are presented. Application of the methodology to yield enhancement efforts for a 1.25- mu m process is presented showing excellent correlation of SRAM and custom circuit yields with a 100* defect density reduction over a two-year period.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Polyimide stress buffers in IC technology The gigabit chip: required manufacturing approaches Fast turn around post process yield enhancement for custom VLSI foundries Computer-aided recipe generation for LPCVD reactors Charging measurement and control in high current implanters
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1