{"title":"复杂集成电路互连系统的多尺度随机游走热分析方法","authors":"R. Iverson, Y. Le Coz, B. Kleveland, S.S. Wong","doi":"10.1109/SISPAD.2000.871212","DOIUrl":null,"url":null,"abstract":"We have developed and demonstrated a 3D multi-scale thermal-analysis methodology for multiple and stacked-chip configurations. This approach employs a global-local problem-domain discretization in conjunction with the floating RW (random walk) method. Emphasis has been placed on capturing complex thermal effects due to interconnect layers. We have analyzed a hypothetical stacked-chip geometry derived from a Stanford interconnect test chip. 2D gdsII layout data was automatically processed and converted into a 3D problem domain. On a 400 MHz Apple PowerBook G3/sup TM/, execution time was about three minutes per temperature data point. Temperature at each evaluated point was computed with 1000 RWs, yielding a 1-/spl sigma/ statistical error of about 5%. Based on heuristic formulas that we have deduced, a local window of /spl plusmn/20 /spl mu/m relative to the RW start point achieved a reasonable global-local discretization error.","PeriodicalId":132609,"journal":{"name":"2000 International Conference on Simulation Semiconductor Processes and Devices (Cat. No.00TH8502)","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-09-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A multi-scale random-walk thermal-analysis methodology for complex IC-interconnect systems\",\"authors\":\"R. Iverson, Y. Le Coz, B. Kleveland, S.S. Wong\",\"doi\":\"10.1109/SISPAD.2000.871212\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We have developed and demonstrated a 3D multi-scale thermal-analysis methodology for multiple and stacked-chip configurations. This approach employs a global-local problem-domain discretization in conjunction with the floating RW (random walk) method. Emphasis has been placed on capturing complex thermal effects due to interconnect layers. We have analyzed a hypothetical stacked-chip geometry derived from a Stanford interconnect test chip. 2D gdsII layout data was automatically processed and converted into a 3D problem domain. On a 400 MHz Apple PowerBook G3/sup TM/, execution time was about three minutes per temperature data point. Temperature at each evaluated point was computed with 1000 RWs, yielding a 1-/spl sigma/ statistical error of about 5%. Based on heuristic formulas that we have deduced, a local window of /spl plusmn/20 /spl mu/m relative to the RW start point achieved a reasonable global-local discretization error.\",\"PeriodicalId\":132609,\"journal\":{\"name\":\"2000 International Conference on Simulation Semiconductor Processes and Devices (Cat. No.00TH8502)\",\"volume\":\"12 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-09-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2000 International Conference on Simulation Semiconductor Processes and Devices (Cat. No.00TH8502)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SISPAD.2000.871212\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2000 International Conference on Simulation Semiconductor Processes and Devices (Cat. No.00TH8502)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SISPAD.2000.871212","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A multi-scale random-walk thermal-analysis methodology for complex IC-interconnect systems
We have developed and demonstrated a 3D multi-scale thermal-analysis methodology for multiple and stacked-chip configurations. This approach employs a global-local problem-domain discretization in conjunction with the floating RW (random walk) method. Emphasis has been placed on capturing complex thermal effects due to interconnect layers. We have analyzed a hypothetical stacked-chip geometry derived from a Stanford interconnect test chip. 2D gdsII layout data was automatically processed and converted into a 3D problem domain. On a 400 MHz Apple PowerBook G3/sup TM/, execution time was about three minutes per temperature data point. Temperature at each evaluated point was computed with 1000 RWs, yielding a 1-/spl sigma/ statistical error of about 5%. Based on heuristic formulas that we have deduced, a local window of /spl plusmn/20 /spl mu/m relative to the RW start point achieved a reasonable global-local discretization error.