Graciele Batistell, Timo Holzmann, S. Leuschner, A. Wolter, A. Passamani, J. Sturm
{"title":"用于无线收发器阻抗匹配网络的SiP解决方案","authors":"Graciele Batistell, Timo Holzmann, S. Leuschner, A. Wolter, A. Passamani, J. Sturm","doi":"10.23919/eumic.2017.8230725","DOIUrl":null,"url":null,"abstract":"This work proposes the improvement of the RF transceiver front-end based on the integration of passive components using modern SiP technologies. The investigation of two passive impedance matching networks for a SCPA are presented as low-cost high-performance alternatives for a 28 nm CMOS Matching Network (MN). The design was validated by FEM simulations and implemented for the first case in 130 nm SOI technology, and for the second case in 3-layer core-less package technology. The SOI implementation provides a peak output power of 16 dBm, presents an Insertion Loss (IL) of 2dB. The package implementation provides a peak output power of 19 dBm and an IL of 0.6 dB. Measurement results show that the Silicon-on-Insulator (SOI) implementation offers in a Switched Capacitor Power Amplifier (SCPA) peak efficiency of 18% while the implementation with in-package matching network offers a peak efficiency 38 %.","PeriodicalId":120932,"journal":{"name":"2017 12th European Microwave Integrated Circuits Conference (EuMIC)","volume":"475 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"SiP solutions for wireless transceiver impedance matching networks\",\"authors\":\"Graciele Batistell, Timo Holzmann, S. Leuschner, A. Wolter, A. Passamani, J. Sturm\",\"doi\":\"10.23919/eumic.2017.8230725\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work proposes the improvement of the RF transceiver front-end based on the integration of passive components using modern SiP technologies. The investigation of two passive impedance matching networks for a SCPA are presented as low-cost high-performance alternatives for a 28 nm CMOS Matching Network (MN). The design was validated by FEM simulations and implemented for the first case in 130 nm SOI technology, and for the second case in 3-layer core-less package technology. The SOI implementation provides a peak output power of 16 dBm, presents an Insertion Loss (IL) of 2dB. The package implementation provides a peak output power of 19 dBm and an IL of 0.6 dB. Measurement results show that the Silicon-on-Insulator (SOI) implementation offers in a Switched Capacitor Power Amplifier (SCPA) peak efficiency of 18% while the implementation with in-package matching network offers a peak efficiency 38 %.\",\"PeriodicalId\":120932,\"journal\":{\"name\":\"2017 12th European Microwave Integrated Circuits Conference (EuMIC)\",\"volume\":\"475 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 12th European Microwave Integrated Circuits Conference (EuMIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.23919/eumic.2017.8230725\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 12th European Microwave Integrated Circuits Conference (EuMIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/eumic.2017.8230725","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
SiP solutions for wireless transceiver impedance matching networks
This work proposes the improvement of the RF transceiver front-end based on the integration of passive components using modern SiP technologies. The investigation of two passive impedance matching networks for a SCPA are presented as low-cost high-performance alternatives for a 28 nm CMOS Matching Network (MN). The design was validated by FEM simulations and implemented for the first case in 130 nm SOI technology, and for the second case in 3-layer core-less package technology. The SOI implementation provides a peak output power of 16 dBm, presents an Insertion Loss (IL) of 2dB. The package implementation provides a peak output power of 19 dBm and an IL of 0.6 dB. Measurement results show that the Silicon-on-Insulator (SOI) implementation offers in a Switched Capacitor Power Amplifier (SCPA) peak efficiency of 18% while the implementation with in-package matching network offers a peak efficiency 38 %.