{"title":"支持扩展共享和调试功能的分布式BIST体系结构","authors":"J. Turki, R. Tourki, L. Vachez, L. Ben Ammar","doi":"10.1109/DTIS.2006.1708678","DOIUrl":null,"url":null,"abstract":"This paper presents a new distributed built in self test architecture for multiple embedded memories. This architecture has the specificity to address simultaneously two of the most challenging aspects: parallel at-speed testing and extended diagnosis capabilities. The latter feature allows debug for prototypes and yield enhancement at production level. Proposed architecture is optimized for March algorithms, taking advantage from their hierarchical and regular structure in order to minimize interconnect and area overhead","PeriodicalId":399250,"journal":{"name":"International Conference on Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006.","volume":"35 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-10-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A distributed BIST architecture enabling extended sharing and debug capabilities\",\"authors\":\"J. Turki, R. Tourki, L. Vachez, L. Ben Ammar\",\"doi\":\"10.1109/DTIS.2006.1708678\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a new distributed built in self test architecture for multiple embedded memories. This architecture has the specificity to address simultaneously two of the most challenging aspects: parallel at-speed testing and extended diagnosis capabilities. The latter feature allows debug for prototypes and yield enhancement at production level. Proposed architecture is optimized for March algorithms, taking advantage from their hierarchical and regular structure in order to minimize interconnect and area overhead\",\"PeriodicalId\":399250,\"journal\":{\"name\":\"International Conference on Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006.\",\"volume\":\"35 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-10-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Conference on Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DTIS.2006.1708678\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Conference on Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DTIS.2006.1708678","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A distributed BIST architecture enabling extended sharing and debug capabilities
This paper presents a new distributed built in self test architecture for multiple embedded memories. This architecture has the specificity to address simultaneously two of the most challenging aspects: parallel at-speed testing and extended diagnosis capabilities. The latter feature allows debug for prototypes and yield enhancement at production level. Proposed architecture is optimized for March algorithms, taking advantage from their hierarchical and regular structure in order to minimize interconnect and area overhead