Rai Saraiva, Julio C. Ruzicki, A. Souza, R. Soares
{"title":"改进并行随机计算延迟的范围分割","authors":"Rai Saraiva, Julio C. Ruzicki, A. Souza, R. Soares","doi":"10.1109/LASCAS.2016.7451071","DOIUrl":null,"url":null,"abstract":"Stochastic Computing (SC) is a fault tolerant design paradigm where numeric data are converted to probabilities on streams of random digital bits. This representation allows computing on low complexity hardware. SC allows a significant area reduction and an increased tolerance to transient errors, but presents high latency to achieve a moderate accuracy. Recent papers address this issue using parallelism and stochastic multibit number representations. In this paper, Multilevel Stochastic Coding (MSC), a new stochastic representation based on range segmentation is presented and its operators are developed using FPGA design flow and compared to alternative approaches. A comparison in terms of area and latency is applied between approaches to achieve a given signal to noise ratio (SNR). Results show that MSC presents a significant latency reduction with a smaller area penalty.","PeriodicalId":129875,"journal":{"name":"2016 IEEE 7th Latin American Symposium on Circuits & Systems (LASCAS)","volume":"62 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-02-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Range segmentation to improve latency in parallel stochastic computing\",\"authors\":\"Rai Saraiva, Julio C. Ruzicki, A. Souza, R. Soares\",\"doi\":\"10.1109/LASCAS.2016.7451071\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Stochastic Computing (SC) is a fault tolerant design paradigm where numeric data are converted to probabilities on streams of random digital bits. This representation allows computing on low complexity hardware. SC allows a significant area reduction and an increased tolerance to transient errors, but presents high latency to achieve a moderate accuracy. Recent papers address this issue using parallelism and stochastic multibit number representations. In this paper, Multilevel Stochastic Coding (MSC), a new stochastic representation based on range segmentation is presented and its operators are developed using FPGA design flow and compared to alternative approaches. A comparison in terms of area and latency is applied between approaches to achieve a given signal to noise ratio (SNR). Results show that MSC presents a significant latency reduction with a smaller area penalty.\",\"PeriodicalId\":129875,\"journal\":{\"name\":\"2016 IEEE 7th Latin American Symposium on Circuits & Systems (LASCAS)\",\"volume\":\"62 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-02-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE 7th Latin American Symposium on Circuits & Systems (LASCAS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/LASCAS.2016.7451071\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE 7th Latin American Symposium on Circuits & Systems (LASCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/LASCAS.2016.7451071","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Range segmentation to improve latency in parallel stochastic computing
Stochastic Computing (SC) is a fault tolerant design paradigm where numeric data are converted to probabilities on streams of random digital bits. This representation allows computing on low complexity hardware. SC allows a significant area reduction and an increased tolerance to transient errors, but presents high latency to achieve a moderate accuracy. Recent papers address this issue using parallelism and stochastic multibit number representations. In this paper, Multilevel Stochastic Coding (MSC), a new stochastic representation based on range segmentation is presented and its operators are developed using FPGA design flow and compared to alternative approaches. A comparison in terms of area and latency is applied between approaches to achieve a given signal to noise ratio (SNR). Results show that MSC presents a significant latency reduction with a smaller area penalty.