{"title":"具有电流开关开环残余放大的6位流水线模数转换器","authors":"F. Hsieh, Tai-Cheng Lee","doi":"10.1109/ASSCC.2008.4708729","DOIUrl":null,"url":null,"abstract":"A 700-MHz 6-bit pipelined ADC with current-switching open-loop residue amplification and global-gain control is designed. Using a multiplexed-input architecture to implement T/H and MDAC circuits, the transmission-gate switching is replaced by the current-switching technique. Without the need of digital calibration, a global-gain control technique is employed to eliminate the gain error. Fabricated in a 0.13-mum CMOS technology, the ADC consumes 24 mW from a 1.2-V power supply while the active area is only 0.052 mm2.","PeriodicalId":143173,"journal":{"name":"2008 IEEE Asian Solid-State Circuits Conference","volume":"24 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-12-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"A 6-bit pipelined analog-to-digital converter with current-switching open-loop residue amplification\",\"authors\":\"F. Hsieh, Tai-Cheng Lee\",\"doi\":\"10.1109/ASSCC.2008.4708729\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A 700-MHz 6-bit pipelined ADC with current-switching open-loop residue amplification and global-gain control is designed. Using a multiplexed-input architecture to implement T/H and MDAC circuits, the transmission-gate switching is replaced by the current-switching technique. Without the need of digital calibration, a global-gain control technique is employed to eliminate the gain error. Fabricated in a 0.13-mum CMOS technology, the ADC consumes 24 mW from a 1.2-V power supply while the active area is only 0.052 mm2.\",\"PeriodicalId\":143173,\"journal\":{\"name\":\"2008 IEEE Asian Solid-State Circuits Conference\",\"volume\":\"24 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-12-12\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 IEEE Asian Solid-State Circuits Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASSCC.2008.4708729\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 IEEE Asian Solid-State Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASSCC.2008.4708729","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7
摘要
设计了一种带电流开关开环剩余放大和全局增益控制的700 mhz 6位流水线ADC。采用多路输入架构实现T/H和MDAC电路,用电流开关技术取代了传输门开关。在不需要数字校准的情况下,采用全局增益控制技术消除增益误差。该ADC采用0.13 μ m CMOS技术制造,在1.2 v电源下功耗为24 mW,而有效面积仅为0.052 mm2。
A 6-bit pipelined analog-to-digital converter with current-switching open-loop residue amplification
A 700-MHz 6-bit pipelined ADC with current-switching open-loop residue amplification and global-gain control is designed. Using a multiplexed-input architecture to implement T/H and MDAC circuits, the transmission-gate switching is replaced by the current-switching technique. Without the need of digital calibration, a global-gain control technique is employed to eliminate the gain error. Fabricated in a 0.13-mum CMOS technology, the ADC consumes 24 mW from a 1.2-V power supply while the active area is only 0.052 mm2.