Vpass和垂直螺距对3D SONOS NAND闪存操作的影响

Jeongsu Lee, Gunwoo Lee, O. Sul, Seung-Beck Lee
{"title":"Vpass和垂直螺距对3D SONOS NAND闪存操作的影响","authors":"Jeongsu Lee, Gunwoo Lee, O. Sul, Seung-Beck Lee","doi":"10.1109/NVMTS.2014.7060852","DOIUrl":null,"url":null,"abstract":"Analytical simulations are performed to investigate effects of pass gate bias (Vpass) and vertical pitch scaling on a 3D silicon-oxide-nitride-oxide-silicon (SONOS) NAND Flash string. Maximum programmed threshold voltage (VT) degradation and severe cell-to-cell interference were found as the two vertical length parameters-the gate length (LG) and the inter-layer dielectric length (LILD)-are scaled. Detailed quantitative numerical simulations revealed that the increased electric field between the adjacent memory cells is the main cause for those aforementioned results. Finally, minimum scalable cell-to-cell distance was found in terms of cell-to-cell leakage current. These results will give an allowable vertical scaling margin to the 3-D stacked cylindrical memories.","PeriodicalId":275170,"journal":{"name":"2014 14th Annual Non-Volatile Memory Technology Symposium (NVMTS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Effects of Vpass and vertical pitch on 3D SONOS NAND Flash memory operations\",\"authors\":\"Jeongsu Lee, Gunwoo Lee, O. Sul, Seung-Beck Lee\",\"doi\":\"10.1109/NVMTS.2014.7060852\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Analytical simulations are performed to investigate effects of pass gate bias (Vpass) and vertical pitch scaling on a 3D silicon-oxide-nitride-oxide-silicon (SONOS) NAND Flash string. Maximum programmed threshold voltage (VT) degradation and severe cell-to-cell interference were found as the two vertical length parameters-the gate length (LG) and the inter-layer dielectric length (LILD)-are scaled. Detailed quantitative numerical simulations revealed that the increased electric field between the adjacent memory cells is the main cause for those aforementioned results. Finally, minimum scalable cell-to-cell distance was found in terms of cell-to-cell leakage current. These results will give an allowable vertical scaling margin to the 3-D stacked cylindrical memories.\",\"PeriodicalId\":275170,\"journal\":{\"name\":\"2014 14th Annual Non-Volatile Memory Technology Symposium (NVMTS)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 14th Annual Non-Volatile Memory Technology Symposium (NVMTS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NVMTS.2014.7060852\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 14th Annual Non-Volatile Memory Technology Symposium (NVMTS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NVMTS.2014.7060852","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

分析模拟研究了通栅偏置(Vpass)和垂直节距缩放对三维氧化硅-氮化硅-氧化硅(SONOS) NAND闪存串的影响。当两个垂直长度参数——栅极长度(LG)和层间介电长度(LILD)被缩放时,发现最大的编程阈值电压(VT)退化和严重的细胞间干扰。详细的定量数值模拟表明,相邻记忆细胞之间的电场增加是上述结果的主要原因。最后,根据电池到电池的泄漏电流,发现了最小可扩展的电池到电池的距离。这些结果将给出三维堆叠圆柱形存储器的允许垂直缩放余量。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Effects of Vpass and vertical pitch on 3D SONOS NAND Flash memory operations
Analytical simulations are performed to investigate effects of pass gate bias (Vpass) and vertical pitch scaling on a 3D silicon-oxide-nitride-oxide-silicon (SONOS) NAND Flash string. Maximum programmed threshold voltage (VT) degradation and severe cell-to-cell interference were found as the two vertical length parameters-the gate length (LG) and the inter-layer dielectric length (LILD)-are scaled. Detailed quantitative numerical simulations revealed that the increased electric field between the adjacent memory cells is the main cause for those aforementioned results. Finally, minimum scalable cell-to-cell distance was found in terms of cell-to-cell leakage current. These results will give an allowable vertical scaling margin to the 3-D stacked cylindrical memories.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
8-inch wafer-scale HfOx-based RRAM for 1S-1R cross-point memory applications Enhanced cycling endurance in phase change memory via electrical control of switching induced atomic migration Thermal stability investigation in highly- uniform and low-voltage tantalum oxide-based RRAM Self-compliance SET switching and multilevel TaOx resistive memory by current-sweep operation Disturbance-suppressed ReRAM write algorithm for high-capacity and high-performance memory
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1