0.18 /spl mu/m硅CMOS晶体管低频噪声研究

T. Boutchacha, G. Ghibaudo, B. Belmekki
{"title":"0.18 /spl mu/m硅CMOS晶体管低频噪声研究","authors":"T. Boutchacha, G. Ghibaudo, B. Belmekki","doi":"10.1109/ICMTS.1999.766221","DOIUrl":null,"url":null,"abstract":"The low frequency noise in 0.18 /spl mu/m NMOS and PMOS devices is investigated. The devices used throughout this work have been fabricated according to a dual CMOS process with N/sup +/ and P/sup +/ polysilicon metal gate and retrograde well. Prior to the noise analysis, the static characteristics of the devices were measured with an HP 4155 semiconductor parameter analyzer. Subsequently, a theoretical analysis of the drain current noise and the gate voltage noise characteristics is developed in the framework of the carrier number fluctuation model as well as the correlated fluctuation in the mobility model. It is shown experimentally that a close correlation between the drain current spectral density and the transconductance squared dependencies with gate voltage (or drain current) is observed in NMOS devices over a wide current drain. Besides, it is worth mentioning that for the PMOS transistors, there is a significant departure of the noise level from the (g/sub m//I/sub d/)/sup 2/ variation at strong inversion which can be attributed to the correlated mobility fluctuations model. We have developed a simulation based on these flicker noise models and compared the results with experimental noise data. Excellent agreement between the calculations and measurements was observed in the ohmic regime.","PeriodicalId":273071,"journal":{"name":"ICMTS 1999. Proceedings of 1999 International Conference on Microelectronic Test Structures (Cat. No.99CH36307)","volume":"604 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-03-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"17","resultStr":"{\"title\":\"Study of low frequency noise in the 0.18 /spl mu/m silicon CMOS transistors\",\"authors\":\"T. Boutchacha, G. Ghibaudo, B. Belmekki\",\"doi\":\"10.1109/ICMTS.1999.766221\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The low frequency noise in 0.18 /spl mu/m NMOS and PMOS devices is investigated. The devices used throughout this work have been fabricated according to a dual CMOS process with N/sup +/ and P/sup +/ polysilicon metal gate and retrograde well. Prior to the noise analysis, the static characteristics of the devices were measured with an HP 4155 semiconductor parameter analyzer. Subsequently, a theoretical analysis of the drain current noise and the gate voltage noise characteristics is developed in the framework of the carrier number fluctuation model as well as the correlated fluctuation in the mobility model. It is shown experimentally that a close correlation between the drain current spectral density and the transconductance squared dependencies with gate voltage (or drain current) is observed in NMOS devices over a wide current drain. Besides, it is worth mentioning that for the PMOS transistors, there is a significant departure of the noise level from the (g/sub m//I/sub d/)/sup 2/ variation at strong inversion which can be attributed to the correlated mobility fluctuations model. We have developed a simulation based on these flicker noise models and compared the results with experimental noise data. Excellent agreement between the calculations and measurements was observed in the ohmic regime.\",\"PeriodicalId\":273071,\"journal\":{\"name\":\"ICMTS 1999. Proceedings of 1999 International Conference on Microelectronic Test Structures (Cat. No.99CH36307)\",\"volume\":\"604 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-03-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"17\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ICMTS 1999. Proceedings of 1999 International Conference on Microelectronic Test Structures (Cat. No.99CH36307)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICMTS.1999.766221\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICMTS 1999. Proceedings of 1999 International Conference on Microelectronic Test Structures (Cat. No.99CH36307)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMTS.1999.766221","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 17

摘要

研究了0.18 /spl mu/m NMOS和PMOS器件的低频噪声。在整个工作中使用的器件是根据N/sup +/和P/sup +/多晶硅金属栅极和逆行井的双CMOS工艺制造的。在进行噪声分析之前,用HP 4155半导体参数分析仪测量了器件的静态特性。随后,在载流子数波动模型和迁移率模型的相关波动框架下,对漏极电流噪声和栅极电压噪声特性进行了理论分析。实验表明,在宽电流漏极的NMOS器件中,漏极电流谱密度和跨导平方依赖关系与栅极电压(或漏极电流)密切相关。此外,值得一提的是,对于PMOS晶体管,在强反转时,噪声电平与(g/sub m//I/sub d/)/sup 2/变化有明显的偏离,这可归因于相关迁移率波动模型。我们基于这些闪烁噪声模型进行了仿真,并与实验噪声数据进行了比较。在欧姆区,计算结果与测量结果非常吻合。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Study of low frequency noise in the 0.18 /spl mu/m silicon CMOS transistors
The low frequency noise in 0.18 /spl mu/m NMOS and PMOS devices is investigated. The devices used throughout this work have been fabricated according to a dual CMOS process with N/sup +/ and P/sup +/ polysilicon metal gate and retrograde well. Prior to the noise analysis, the static characteristics of the devices were measured with an HP 4155 semiconductor parameter analyzer. Subsequently, a theoretical analysis of the drain current noise and the gate voltage noise characteristics is developed in the framework of the carrier number fluctuation model as well as the correlated fluctuation in the mobility model. It is shown experimentally that a close correlation between the drain current spectral density and the transconductance squared dependencies with gate voltage (or drain current) is observed in NMOS devices over a wide current drain. Besides, it is worth mentioning that for the PMOS transistors, there is a significant departure of the noise level from the (g/sub m//I/sub d/)/sup 2/ variation at strong inversion which can be attributed to the correlated mobility fluctuations model. We have developed a simulation based on these flicker noise models and compared the results with experimental noise data. Excellent agreement between the calculations and measurements was observed in the ohmic regime.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A compact SOI model for fully-depleted and partially-depleted 0.25 /spl mu/m SIMOX devices Inclusion of substrate effects in the flyback method for BJT resistance characterisation Sheet and line resistance of patterned SOI surface film CD reference materials as a function of substrate bias Analysis of current flow in mono-crystalline electrical linewidth structures A new test structure for direct extraction of SPICE model parameters for double polysilicon bipolar transistors
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1