电子封装中出现的可靠性挑战

D. Frear, L. Ramanathan, J. Jang, N. Owens
{"title":"电子封装中出现的可靠性挑战","authors":"D. Frear, L. Ramanathan, J. Jang, N. Owens","doi":"10.1109/RELPHY.2008.4558927","DOIUrl":null,"url":null,"abstract":"The trend for microelectronic devices has historically been, and will continue to be, towards smaller feature size, faster speeds, more complexity, higher power and lower cost. The motivating force behind these advances has traditionally been microprocessors. With the tremendous growth of wireless telecommunication, RF applications are beginning to drive many areas of microelectronics traditionally led by the development of the microprocessor. An increasingly dominant factor in RF microelectronics is electronic packaging and the reliability of the package and the materials that comprise the package and, in particular, the solder interconnects. The need for Pb-free assembly and the application to hand-held electronics has challenged the reliability of electronic packages. This paper discusses packaging reliability of solder interconnects for hand-held wireless and RF applications and describe the tests used to evaluate reliability. The specific reliability issues discussed will be thermomechanical stress (fatigue), solder joint electromigration (DC and RF) and high speed impact stresses (drop test performance).","PeriodicalId":187696,"journal":{"name":"2008 IEEE International Reliability Physics Symposium","volume":"18 2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-07-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"21","resultStr":"{\"title\":\"Emerging reliability challenges in electronic packaging\",\"authors\":\"D. Frear, L. Ramanathan, J. Jang, N. Owens\",\"doi\":\"10.1109/RELPHY.2008.4558927\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The trend for microelectronic devices has historically been, and will continue to be, towards smaller feature size, faster speeds, more complexity, higher power and lower cost. The motivating force behind these advances has traditionally been microprocessors. With the tremendous growth of wireless telecommunication, RF applications are beginning to drive many areas of microelectronics traditionally led by the development of the microprocessor. An increasingly dominant factor in RF microelectronics is electronic packaging and the reliability of the package and the materials that comprise the package and, in particular, the solder interconnects. The need for Pb-free assembly and the application to hand-held electronics has challenged the reliability of electronic packages. This paper discusses packaging reliability of solder interconnects for hand-held wireless and RF applications and describe the tests used to evaluate reliability. The specific reliability issues discussed will be thermomechanical stress (fatigue), solder joint electromigration (DC and RF) and high speed impact stresses (drop test performance).\",\"PeriodicalId\":187696,\"journal\":{\"name\":\"2008 IEEE International Reliability Physics Symposium\",\"volume\":\"18 2 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-07-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"21\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 IEEE International Reliability Physics Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RELPHY.2008.4558927\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 IEEE International Reliability Physics Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RELPHY.2008.4558927","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 21

摘要

微电子器件的发展趋势一直是,并将继续朝着更小的特征尺寸、更快的速度、更复杂、更高的功率和更低的成本发展。这些进步背后的推动力传统上是微处理器。随着无线通信的飞速发展,射频应用开始推动许多微电子领域的发展,这些领域传统上是由微处理器的发展主导的。射频微电子领域一个日益重要的因素是电子封装以及封装和构成封装的材料的可靠性,特别是焊料互连。对无铅组装的需求和对手持电子产品的应用对电子封装的可靠性提出了挑战。本文讨论了手持式无线和射频应用中焊料互连的封装可靠性,并描述了用于评估可靠性的测试。具体的可靠性问题将讨论热机械应力(疲劳),焊点电迁移(直流和射频)和高速冲击应力(跌落测试性能)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Emerging reliability challenges in electronic packaging
The trend for microelectronic devices has historically been, and will continue to be, towards smaller feature size, faster speeds, more complexity, higher power and lower cost. The motivating force behind these advances has traditionally been microprocessors. With the tremendous growth of wireless telecommunication, RF applications are beginning to drive many areas of microelectronics traditionally led by the development of the microprocessor. An increasingly dominant factor in RF microelectronics is electronic packaging and the reliability of the package and the materials that comprise the package and, in particular, the solder interconnects. The need for Pb-free assembly and the application to hand-held electronics has challenged the reliability of electronic packages. This paper discusses packaging reliability of solder interconnects for hand-held wireless and RF applications and describe the tests used to evaluate reliability. The specific reliability issues discussed will be thermomechanical stress (fatigue), solder joint electromigration (DC and RF) and high speed impact stresses (drop test performance).
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Degradation effects in a-Si:H thin film transistors and their impact on circuit performance High-robust ESD protection structure with embedded SCR in high-voltage CMOS process New insight into tantalum pentoxide Metal-Insulator-Metal (MIM) capacitors: Leakage current modeling, self-heating, reliability assessment and industrial applications Electron energy loss spectrum application for failure mechanism investigation in semiconductor failure analysis Characterization of stress-voiding of Cu / Low-k vias attached to narrow lines
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1