CMOS V-I转换器,75dB SFDR, 360/spl mu/W功耗

S. Ouzounov, E. Roza, H. Hegt, G. V. D. Weide, A. Roermund
{"title":"CMOS V-I转换器,75dB SFDR, 360/spl mu/W功耗","authors":"S. Ouzounov, E. Roza, H. Hegt, G. V. D. Weide, A. Roermund","doi":"10.1109/ESSCIR.2004.1356661","DOIUrl":null,"url":null,"abstract":"This work describes a new circuit solution for a linear, CMOS voltage-to-current converter (V-I converter or transconductor). The circuit utilizes a combination of cross-coupling and local resistive feedback for a significant, simultaneous suppression of the third and the fifth order harmonic distortion components in the transconductor characteristics. The transistor implementation is presented and a prototype VI converter is realised in a digital 0.18 /spl mu/m CMOS technology. The measured SFDR is 75 dB in a frequency band of 10 MHz. The circuit occupies 0.02 mm/sup 2/ and dissipates 360 /spl mu/W.","PeriodicalId":294077,"journal":{"name":"Proceedings of the 30th European Solid-State Circuits Conference","volume":"67 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-11-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"CMOS V-I converter with 75dB SFDR and 360/spl mu/W power consumption\",\"authors\":\"S. Ouzounov, E. Roza, H. Hegt, G. V. D. Weide, A. Roermund\",\"doi\":\"10.1109/ESSCIR.2004.1356661\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work describes a new circuit solution for a linear, CMOS voltage-to-current converter (V-I converter or transconductor). The circuit utilizes a combination of cross-coupling and local resistive feedback for a significant, simultaneous suppression of the third and the fifth order harmonic distortion components in the transconductor characteristics. The transistor implementation is presented and a prototype VI converter is realised in a digital 0.18 /spl mu/m CMOS technology. The measured SFDR is 75 dB in a frequency band of 10 MHz. The circuit occupies 0.02 mm/sup 2/ and dissipates 360 /spl mu/W.\",\"PeriodicalId\":294077,\"journal\":{\"name\":\"Proceedings of the 30th European Solid-State Circuits Conference\",\"volume\":\"67 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-11-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 30th European Solid-State Circuits Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIR.2004.1356661\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 30th European Solid-State Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIR.2004.1356661","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

这项工作描述了一种线性CMOS电压-电流转换器(V-I转换器或transconductor)的新电路解决方案。该电路利用交叉耦合和局部电阻反馈的组合来显著地同时抑制晶体管特性中的三阶和五阶谐波失真分量。给出了晶体管的实现,并以数字0.18 /spl mu/m CMOS技术实现了VI转换器的原型。在10mhz频段内测得的SFDR为75db。电路占用0.02 mm/sup 2/,功耗360 /spl mu/W。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
CMOS V-I converter with 75dB SFDR and 360/spl mu/W power consumption
This work describes a new circuit solution for a linear, CMOS voltage-to-current converter (V-I converter or transconductor). The circuit utilizes a combination of cross-coupling and local resistive feedback for a significant, simultaneous suppression of the third and the fifth order harmonic distortion components in the transconductor characteristics. The transistor implementation is presented and a prototype VI converter is realised in a digital 0.18 /spl mu/m CMOS technology. The measured SFDR is 75 dB in a frequency band of 10 MHz. The circuit occupies 0.02 mm/sup 2/ and dissipates 360 /spl mu/W.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Charge recycling sense amplifier based logic: securing low power security ICs against DPA [differential power analysis] 1.5 GHz OPAMP in 120nm digital CMOS Digital delay locked loop with open-loop digital duty cycle corrector for 1.2Gb/s/pin double data rate SDRAM A 14-V high speed driver in 5-V-only 0.35-/spl mu/m standard CMOS A low-swing single-ended L1 cache bus technique for sub-90nm technologies
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1