通过优化交换算法提高鲁棒自适应缓存的性能

L. Agnola, M. Vladutiu, M. Udrescu, L. Prodan
{"title":"通过优化交换算法提高鲁棒自适应缓存的性能","authors":"L. Agnola, M. Vladutiu, M. Udrescu, L. Prodan","doi":"10.1109/DDECS.2011.5783099","DOIUrl":null,"url":null,"abstract":"This paper provides an analysis of the performance and overhead for the Self Adaptive cache Memories mechanism (SAM). SAM is a graceful degradation method applied to set associative cache memories that uses remapping for some memory locations to obtain an increase in performance by means of a switching table. We also discuss how a major increase in performance of over 75% can be achieved, while the overall area also decreases with more than 35%, because of minimizing the entries in the switching table, by adding switching bits.","PeriodicalId":231389,"journal":{"name":"14th IEEE International Symposium on Design and Diagnostics of Electronic Circuits and Systems","volume":"43 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-04-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Improving performance of robust Self Adaptive Caches by optimizing the switching algorithm\",\"authors\":\"L. Agnola, M. Vladutiu, M. Udrescu, L. Prodan\",\"doi\":\"10.1109/DDECS.2011.5783099\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper provides an analysis of the performance and overhead for the Self Adaptive cache Memories mechanism (SAM). SAM is a graceful degradation method applied to set associative cache memories that uses remapping for some memory locations to obtain an increase in performance by means of a switching table. We also discuss how a major increase in performance of over 75% can be achieved, while the overall area also decreases with more than 35%, because of minimizing the entries in the switching table, by adding switching bits.\",\"PeriodicalId\":231389,\"journal\":{\"name\":\"14th IEEE International Symposium on Design and Diagnostics of Electronic Circuits and Systems\",\"volume\":\"43 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-04-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"14th IEEE International Symposium on Design and Diagnostics of Electronic Circuits and Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DDECS.2011.5783099\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"14th IEEE International Symposium on Design and Diagnostics of Electronic Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DDECS.2011.5783099","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

本文分析了自适应缓存存储器机制(SAM)的性能和开销。SAM是一种优雅的降级方法,用于设置关联缓存内存,它对某些内存位置使用重新映射,从而通过交换表获得性能的提高。我们还讨论了如何通过增加交换位来最小化交换表中的条目,从而实现75%以上的性能提升,而总体面积也减少了35%以上。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Improving performance of robust Self Adaptive Caches by optimizing the switching algorithm
This paper provides an analysis of the performance and overhead for the Self Adaptive cache Memories mechanism (SAM). SAM is a graceful degradation method applied to set associative cache memories that uses remapping for some memory locations to obtain an increase in performance by means of a switching table. We also discuss how a major increase in performance of over 75% can be achieved, while the overall area also decreases with more than 35%, because of minimizing the entries in the switching table, by adding switching bits.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Behavioral model of TRNG based on oscillator rings implemented in FPGA CAD tool for PLL Design High-performance hardware accelerators for sorting and managing priorities Defect-oriented module-level fault diagnosis in digital circuits Design-for-Test method for high-speed ADCs: Behavioral description and optimization
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1