一种用于动态规划匹配的延迟编码逻辑阵列处理器

M. Ogawa, T. Shibata
{"title":"一种用于动态规划匹配的延迟编码逻辑阵列处理器","authors":"M. Ogawa, T. Shibata","doi":"10.1109/ESSCIR.2004.1356680","DOIUrl":null,"url":null,"abstract":"Computationally very expensive, dynamic programming matching of data sequences has been directly implemented as a fully-parallel-architecture VLSI chip. The chip is organized as a 2D array of delay-encoding logic units, which works as an automatic best-match-sequence search network. The circuit operates as digital logic in the signal domain, while analog processing is carried out in the time domain. As a result, high-speed low-power operation has been established with a small chip area. A prototype chip was designed and fabricated in a 0.18-/spl mu/m CMOS technology, and a typical matching time of 80 ns with a power dissipation of 2 mW under a 1.3 V power supply has been demonstrated.","PeriodicalId":294077,"journal":{"name":"Proceedings of the 30th European Solid-State Circuits Conference","volume":"114 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-11-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A delay-encoding-logic array processor for dynamic programming matching\",\"authors\":\"M. Ogawa, T. Shibata\",\"doi\":\"10.1109/ESSCIR.2004.1356680\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Computationally very expensive, dynamic programming matching of data sequences has been directly implemented as a fully-parallel-architecture VLSI chip. The chip is organized as a 2D array of delay-encoding logic units, which works as an automatic best-match-sequence search network. The circuit operates as digital logic in the signal domain, while analog processing is carried out in the time domain. As a result, high-speed low-power operation has been established with a small chip area. A prototype chip was designed and fabricated in a 0.18-/spl mu/m CMOS technology, and a typical matching time of 80 ns with a power dissipation of 2 mW under a 1.3 V power supply has been demonstrated.\",\"PeriodicalId\":294077,\"journal\":{\"name\":\"Proceedings of the 30th European Solid-State Circuits Conference\",\"volume\":\"114 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-11-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 30th European Solid-State Circuits Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIR.2004.1356680\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 30th European Solid-State Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIR.2004.1356680","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

计算成本非常高,数据序列的动态规划匹配已经直接实现为全并行架构的VLSI芯片。该芯片被组织成二维延迟编码逻辑单元阵列,作为一个自动最佳匹配序列搜索网络。该电路在信号域作为数字逻辑工作,而在时域进行模拟处理。因此,以较小的芯片面积建立了高速低功耗运行。采用0.18-/spl mu/m CMOS工艺设计并制作了原型芯片,在1.3 V电源下,典型匹配时间为80 ns,功耗为2 mW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A delay-encoding-logic array processor for dynamic programming matching
Computationally very expensive, dynamic programming matching of data sequences has been directly implemented as a fully-parallel-architecture VLSI chip. The chip is organized as a 2D array of delay-encoding logic units, which works as an automatic best-match-sequence search network. The circuit operates as digital logic in the signal domain, while analog processing is carried out in the time domain. As a result, high-speed low-power operation has been established with a small chip area. A prototype chip was designed and fabricated in a 0.18-/spl mu/m CMOS technology, and a typical matching time of 80 ns with a power dissipation of 2 mW under a 1.3 V power supply has been demonstrated.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Charge recycling sense amplifier based logic: securing low power security ICs against DPA [differential power analysis] 1.5 GHz OPAMP in 120nm digital CMOS Digital delay locked loop with open-loop digital duty cycle corrector for 1.2Gb/s/pin double data rate SDRAM A 14-V high speed driver in 5-V-only 0.35-/spl mu/m standard CMOS A low-swing single-ended L1 cache bus technique for sub-90nm technologies
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1