{"title":"用于功率高效的直接数字射频调制器的0.2 ~ 1.7 GHz低抖动整n QPLL","authors":"Nam-Seog Kim, J. Rabaey","doi":"10.1109/ASSCC.2013.6691049","DOIUrl":null,"url":null,"abstract":"A wide lock-range supply regulated integer-N QPLL is proposed to reduce power consumption of the wideband direct digital RF modulator. SINC roll-off characteristic for supply noise of the inverter-based ring-VCOs in frequency domain maximizes loop bandwidth of the wide lock-range PLL. The proposed charge pump keeps loop bandwidth for all integer-N divider ratio. The fabricated QPLL achieves 0.2 to 1.7GHz lock rage with 10MHz bandwidth, 100MHz reference, and on-chip loop filter. The RMS jitter is 1.28ps, maximum supply noise sensitivity is 0.34rad/V, and power consumption is 13.2mW from 1V supply at 1.7GHz PLL output frequency. The active area is 0.064mm2.","PeriodicalId":296544,"journal":{"name":"2013 IEEE Asian Solid-State Circuits Conference (A-SSCC)","volume":"45 8","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A 0.2 to 1.7 GHz low-jitter integer-N QPLL for power efficient direct digital RF modulator\",\"authors\":\"Nam-Seog Kim, J. Rabaey\",\"doi\":\"10.1109/ASSCC.2013.6691049\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A wide lock-range supply regulated integer-N QPLL is proposed to reduce power consumption of the wideband direct digital RF modulator. SINC roll-off characteristic for supply noise of the inverter-based ring-VCOs in frequency domain maximizes loop bandwidth of the wide lock-range PLL. The proposed charge pump keeps loop bandwidth for all integer-N divider ratio. The fabricated QPLL achieves 0.2 to 1.7GHz lock rage with 10MHz bandwidth, 100MHz reference, and on-chip loop filter. The RMS jitter is 1.28ps, maximum supply noise sensitivity is 0.34rad/V, and power consumption is 13.2mW from 1V supply at 1.7GHz PLL output frequency. The active area is 0.064mm2.\",\"PeriodicalId\":296544,\"journal\":{\"name\":\"2013 IEEE Asian Solid-State Circuits Conference (A-SSCC)\",\"volume\":\"45 8\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-12-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE Asian Solid-State Circuits Conference (A-SSCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASSCC.2013.6691049\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE Asian Solid-State Circuits Conference (A-SSCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASSCC.2013.6691049","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A 0.2 to 1.7 GHz low-jitter integer-N QPLL for power efficient direct digital RF modulator
A wide lock-range supply regulated integer-N QPLL is proposed to reduce power consumption of the wideband direct digital RF modulator. SINC roll-off characteristic for supply noise of the inverter-based ring-VCOs in frequency domain maximizes loop bandwidth of the wide lock-range PLL. The proposed charge pump keeps loop bandwidth for all integer-N divider ratio. The fabricated QPLL achieves 0.2 to 1.7GHz lock rage with 10MHz bandwidth, 100MHz reference, and on-chip loop filter. The RMS jitter is 1.28ps, maximum supply noise sensitivity is 0.34rad/V, and power consumption is 13.2mW from 1V supply at 1.7GHz PLL output frequency. The active area is 0.064mm2.