{"title":"混合信号仿真和测试生成","authors":"M. Dufils, J. Carbonéro, P. Planelle, P. Raynaud","doi":"10.1080/00207210701827954","DOIUrl":null,"url":null,"abstract":"This paper presents the current work that is done in order to simulate analog or mixed-signal tests and then transfer these simulations and their results to the ATE. After having stated the problem, the proposed flow will be reviewed, leading to a more detailed description of the VHDL-AMS simulations, of the STIL-AMS language under definition, as well as to its road map. One of the major decisions taken, a device-centric approach versus a tester-centric approach, will then be explained, before showing some of the actual limitations of the approach. Before concluding, the real case that has been implemented will be described, and some of the debug steps that have been done","PeriodicalId":399250,"journal":{"name":"International Conference on Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006.","volume":"88 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-10-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Mixed-signal simulation and test generation\",\"authors\":\"M. Dufils, J. Carbonéro, P. Planelle, P. Raynaud\",\"doi\":\"10.1080/00207210701827954\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents the current work that is done in order to simulate analog or mixed-signal tests and then transfer these simulations and their results to the ATE. After having stated the problem, the proposed flow will be reviewed, leading to a more detailed description of the VHDL-AMS simulations, of the STIL-AMS language under definition, as well as to its road map. One of the major decisions taken, a device-centric approach versus a tester-centric approach, will then be explained, before showing some of the actual limitations of the approach. Before concluding, the real case that has been implemented will be described, and some of the debug steps that have been done\",\"PeriodicalId\":399250,\"journal\":{\"name\":\"International Conference on Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006.\",\"volume\":\"88 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-10-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Conference on Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1080/00207210701827954\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Conference on Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1080/00207210701827954","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
This paper presents the current work that is done in order to simulate analog or mixed-signal tests and then transfer these simulations and their results to the ATE. After having stated the problem, the proposed flow will be reviewed, leading to a more detailed description of the VHDL-AMS simulations, of the STIL-AMS language under definition, as well as to its road map. One of the major decisions taken, a device-centric approach versus a tester-centric approach, will then be explained, before showing some of the actual limitations of the approach. Before concluding, the real case that has been implemented will be described, and some of the debug steps that have been done