Al2O3阻塞氧化物和TiO2封盖层增强氮化硅电荷捕获存储器件的存储性能

K. M. Sayem Bin Rahmotullah, Adnan Hosen, Sheikh Rashel Al Ahmed
{"title":"Al2O3阻塞氧化物和TiO2封盖层增强氮化硅电荷捕获存储器件的存储性能","authors":"K. M. Sayem Bin Rahmotullah, Adnan Hosen, Sheikh Rashel Al Ahmed","doi":"10.1109/ICTP53732.2021.9744242","DOIUrl":null,"url":null,"abstract":"In this paper, we propose a novel charge trapping memory (CTM) device structure consisting of Si/TiO<inf>2</inf>/Al<inf>2</inf>O<inf>3</inf>/Si<inf>3</inf>N<inf>4</inf>/SiO<inf>2</inf>/Si (STANOS), where Al<inf>2</inf>O<inf>3</inf> as blocking oxide and TiO<inf>2</inf> as capping layers have been employed. The SILVACO Technology Computer-Aided Design (TCAD) simulation software is used to model and study the performance of the proposed CTM device. A comparative investigation of the memory performances amid the conventional silicon-oxide-nitride-oxide-silicon (SONOS) and the proposed STANOS is provided. It is found that the STANOS structure with Al<inf>2</inf>O<inf>3</inf> blocking oxide and TiO<inf>2</inf> capping layers shows faster programming and erasing speeds than the conventional SONOS structure. Al<inf>2</inf>O<inf>3</inf> having higher barrier height impacts on better blocking efficiency with enhancing programming speed and TiO<inf>2</inf> capping layer with modest dielectric constant suppresses electron injection during erasing operation. In addition, blocking layer with capping minimizes the electron emission during charge retention. These results will be useful to develop low-cost and low power consumption nitride-based CTM devices with better programming and erasing speeds.","PeriodicalId":328336,"journal":{"name":"2021 IEEE International Conference on Telecommunications and Photonics (ICTP)","volume":"39 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-12-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Enhanching memory performance in silicon nitride-based charge trapping memory device with Al2O3 blocking oxide and TiO2 capping layers\",\"authors\":\"K. M. Sayem Bin Rahmotullah, Adnan Hosen, Sheikh Rashel Al Ahmed\",\"doi\":\"10.1109/ICTP53732.2021.9744242\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we propose a novel charge trapping memory (CTM) device structure consisting of Si/TiO<inf>2</inf>/Al<inf>2</inf>O<inf>3</inf>/Si<inf>3</inf>N<inf>4</inf>/SiO<inf>2</inf>/Si (STANOS), where Al<inf>2</inf>O<inf>3</inf> as blocking oxide and TiO<inf>2</inf> as capping layers have been employed. The SILVACO Technology Computer-Aided Design (TCAD) simulation software is used to model and study the performance of the proposed CTM device. A comparative investigation of the memory performances amid the conventional silicon-oxide-nitride-oxide-silicon (SONOS) and the proposed STANOS is provided. It is found that the STANOS structure with Al<inf>2</inf>O<inf>3</inf> blocking oxide and TiO<inf>2</inf> capping layers shows faster programming and erasing speeds than the conventional SONOS structure. Al<inf>2</inf>O<inf>3</inf> having higher barrier height impacts on better blocking efficiency with enhancing programming speed and TiO<inf>2</inf> capping layer with modest dielectric constant suppresses electron injection during erasing operation. In addition, blocking layer with capping minimizes the electron emission during charge retention. These results will be useful to develop low-cost and low power consumption nitride-based CTM devices with better programming and erasing speeds.\",\"PeriodicalId\":328336,\"journal\":{\"name\":\"2021 IEEE International Conference on Telecommunications and Photonics (ICTP)\",\"volume\":\"39 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-12-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 IEEE International Conference on Telecommunications and Photonics (ICTP)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICTP53732.2021.9744242\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE International Conference on Telecommunications and Photonics (ICTP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICTP53732.2021.9744242","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

在本文中,我们提出了一种由Si/TiO2/Al2O3/Si3N4/SiO2/Si (STANOS)组成的新型电荷捕获存储器(CTM)器件结构,其中Al2O3作为阻挡氧化物,TiO2作为封盖层。使用SILVACO Technology计算机辅助设计(TCAD)仿真软件对所提出的CTM器件的性能进行建模和研究。对传统的二氧化硅-氮化氧化物-硅(SONOS)和新型的STANOS的存储性能进行了比较研究。结果表明,具有Al2O3阻塞氧化物和TiO2封盖层的STANOS结构比传统的SONOS结构具有更快的编程和擦除速度。Al2O3的阻挡高度越高,编程速度越快,阻挡效率越高;介电常数适中的TiO2封盖层抑制擦除过程中的电子注入。此外,具有封盖的阻挡层使电荷保留过程中的电子发射最小化。这些结果将有助于开发具有更好编程和擦除速度的低成本和低功耗氮基CTM器件。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Enhanching memory performance in silicon nitride-based charge trapping memory device with Al2O3 blocking oxide and TiO2 capping layers
In this paper, we propose a novel charge trapping memory (CTM) device structure consisting of Si/TiO2/Al2O3/Si3N4/SiO2/Si (STANOS), where Al2O3 as blocking oxide and TiO2 as capping layers have been employed. The SILVACO Technology Computer-Aided Design (TCAD) simulation software is used to model and study the performance of the proposed CTM device. A comparative investigation of the memory performances amid the conventional silicon-oxide-nitride-oxide-silicon (SONOS) and the proposed STANOS is provided. It is found that the STANOS structure with Al2O3 blocking oxide and TiO2 capping layers shows faster programming and erasing speeds than the conventional SONOS structure. Al2O3 having higher barrier height impacts on better blocking efficiency with enhancing programming speed and TiO2 capping layer with modest dielectric constant suppresses electron injection during erasing operation. In addition, blocking layer with capping minimizes the electron emission during charge retention. These results will be useful to develop low-cost and low power consumption nitride-based CTM devices with better programming and erasing speeds.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Device simulation of a highly efficient CZTS solar cell with CuS as hole transport layer Resonant Tunneling Diode Based Photodetectors Design Rules for Telecom Applications A Plasmonic Biosensor Based on Dual D-Shaped Photonic Crystal Fiber A Case Study on Information Fusion Modelling in Email Archives Low Loss Triple Cladding Antiresonant Hollow Core Fiber
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1