实现高性能芯片堆叠的双侧电互连的热功率平面:实现

T. Brunschwiler, T. Tick, Michele Castriotta, G. Schlottig, Dominic Gschwend, Ken Sato, T. Nakajima, Shidong Li, S. Oggioni
{"title":"实现高性能芯片堆叠的双侧电互连的热功率平面:实现","authors":"T. Brunschwiler, T. Tick, Michele Castriotta, G. Schlottig, Dominic Gschwend, Ken Sato, T. Nakajima, Shidong Li, S. Oggioni","doi":"10.1109/ESTC.2014.6962835","DOIUrl":null,"url":null,"abstract":"We report on the design, implementation and performance of a laminate named Thermal Power Plane and solder joints that enable dual-side electrical interconnects (EIC) to a chip stack. This novel packaging topology with a laminate on both sides of the chip stack doubles the number of EIC thus supporting increased communication bandwidth and power density. In addition, in a two-die stack, all power TSVs can be eliminated with the advantage of gained silicon active area. The use of two laminates also enables individual test & burn-in of the dies before stack formation. The TPP needs to provide efficient heat removal and current feed in the out-of-plane and in-plane direction, respectively. An 8+1 coreless build-up laminate with aligned and stacked thermal laminate vias (TLVs) was designed and implemented. Bar-, chevron- and mesh-like copper planes with varying TLV densities were characterized. The mesh design resulted in minimal warpage and voltage drop. The bar and chevron designs result in the lowest thermal resistance. In combination with rail-shaped solder interconnects interfacing between TPP and top chip, the overall thermal resistance of the junction to cold plate of the dual-side EIC approach can outperform that of the standard single-side EIC package. The electrical DC characteristics of the TPP was also evaluated experimentally. The sheet resistance of 0.21 MΩ allows the supply of the required currents within the voltage uniformity requirements. In general, the experimental evaluation supports the feasibility of the proposed dual-side EIC concept supporting further performance and efficiency scaling of high-performance chip stacks.","PeriodicalId":299981,"journal":{"name":"Proceedings of the 5th Electronics System-integration Technology Conference (ESTC)","volume":"468 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-11-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Thermal power plane enabling dual-side electrical interconnects for high-performance chip stacks: Implementation\",\"authors\":\"T. Brunschwiler, T. Tick, Michele Castriotta, G. Schlottig, Dominic Gschwend, Ken Sato, T. Nakajima, Shidong Li, S. Oggioni\",\"doi\":\"10.1109/ESTC.2014.6962835\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We report on the design, implementation and performance of a laminate named Thermal Power Plane and solder joints that enable dual-side electrical interconnects (EIC) to a chip stack. This novel packaging topology with a laminate on both sides of the chip stack doubles the number of EIC thus supporting increased communication bandwidth and power density. In addition, in a two-die stack, all power TSVs can be eliminated with the advantage of gained silicon active area. The use of two laminates also enables individual test & burn-in of the dies before stack formation. The TPP needs to provide efficient heat removal and current feed in the out-of-plane and in-plane direction, respectively. An 8+1 coreless build-up laminate with aligned and stacked thermal laminate vias (TLVs) was designed and implemented. Bar-, chevron- and mesh-like copper planes with varying TLV densities were characterized. The mesh design resulted in minimal warpage and voltage drop. The bar and chevron designs result in the lowest thermal resistance. In combination with rail-shaped solder interconnects interfacing between TPP and top chip, the overall thermal resistance of the junction to cold plate of the dual-side EIC approach can outperform that of the standard single-side EIC package. The electrical DC characteristics of the TPP was also evaluated experimentally. The sheet resistance of 0.21 MΩ allows the supply of the required currents within the voltage uniformity requirements. In general, the experimental evaluation supports the feasibility of the proposed dual-side EIC concept supporting further performance and efficiency scaling of high-performance chip stacks.\",\"PeriodicalId\":299981,\"journal\":{\"name\":\"Proceedings of the 5th Electronics System-integration Technology Conference (ESTC)\",\"volume\":\"468 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-11-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 5th Electronics System-integration Technology Conference (ESTC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESTC.2014.6962835\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 5th Electronics System-integration Technology Conference (ESTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESTC.2014.6962835","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

我们报告了一种名为热功率平面的层压板和焊点的设计、实现和性能,该层压板和焊点能够实现芯片堆栈的双侧电互连(EIC)。这种新颖的封装拓扑结构在芯片堆栈的两侧都有层压板,使EIC的数量增加了一倍,从而支持增加的通信带宽和功率密度。此外,在双晶片堆叠中,由于获得了硅有源面积,可以消除所有功率tsv。使用两个层压板还可以在堆栈形成之前对模具进行单独测试和老化。TPP需要分别在面外和面内方向提供有效的散热和电流供给。设计并实现了一种8+1无芯层压板,具有对齐和堆叠的热层压板通孔(TLVs)。对不同TLV密度的条形、v形和网状铜面进行了表征。网状设计导致最小的翘曲和电压降。条形和雪佛龙设计导致最低的热阻。结合TPP与顶部芯片之间的轨道形焊料互连接口,双面EIC方法的结对冷板的整体热阻优于标准单面EIC封装。实验还对TPP的直流特性进行了评价。0.21 MΩ的片电阻允许在电压均匀性要求内提供所需的电流。总的来说,实验评估支持所提出的双侧EIC概念的可行性,支持高性能芯片堆栈的进一步性能和效率扩展。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Thermal power plane enabling dual-side electrical interconnects for high-performance chip stacks: Implementation
We report on the design, implementation and performance of a laminate named Thermal Power Plane and solder joints that enable dual-side electrical interconnects (EIC) to a chip stack. This novel packaging topology with a laminate on both sides of the chip stack doubles the number of EIC thus supporting increased communication bandwidth and power density. In addition, in a two-die stack, all power TSVs can be eliminated with the advantage of gained silicon active area. The use of two laminates also enables individual test & burn-in of the dies before stack formation. The TPP needs to provide efficient heat removal and current feed in the out-of-plane and in-plane direction, respectively. An 8+1 coreless build-up laminate with aligned and stacked thermal laminate vias (TLVs) was designed and implemented. Bar-, chevron- and mesh-like copper planes with varying TLV densities were characterized. The mesh design resulted in minimal warpage and voltage drop. The bar and chevron designs result in the lowest thermal resistance. In combination with rail-shaped solder interconnects interfacing between TPP and top chip, the overall thermal resistance of the junction to cold plate of the dual-side EIC approach can outperform that of the standard single-side EIC package. The electrical DC characteristics of the TPP was also evaluated experimentally. The sheet resistance of 0.21 MΩ allows the supply of the required currents within the voltage uniformity requirements. In general, the experimental evaluation supports the feasibility of the proposed dual-side EIC concept supporting further performance and efficiency scaling of high-performance chip stacks.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Development of an electro-optical circuit board technology with embedded single-mode glass waveguide layer Influence of soft sensor chip bonds on the formation of wire bond interconnections Integrated printed hybrid electronics on paper Flip-chip bonding processes with low volume SoP technology Reliability performance of Au-Sn and Cu-Sn wafer level SLID bonds for MEMS
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1