时模信号处理全数字时间积分器的设计技术

F. Yuan
{"title":"时模信号处理全数字时间积分器的设计技术","authors":"F. Yuan","doi":"10.1109/ICAM.2017.8242183","DOIUrl":null,"url":null,"abstract":"This paper provides a comprehensive treatment of the design techniques of all-digital time integrators for time-mode signal processing (TMSP). A detailed examination of the principle, circuit implementation, operation, constraints, and limitations of time adders constructed from switched delay units (SDUs), dual discharge paths (DDP), and unidirectional gated delay lines (UDGDLs) is provided. It is followed with the presentation of three time registers evolved from the studied time adders and a qualitative comparison of their pros and cons. Finally, time integrators developed from the preceding time adders and time registers are studied and their characteristics are compared.","PeriodicalId":117801,"journal":{"name":"2017 2nd IEEE International Conference on Integrated Circuits and Microsystems (ICICM)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Design techniques of all-digital time integrators for time-mode signal processing\",\"authors\":\"F. Yuan\",\"doi\":\"10.1109/ICAM.2017.8242183\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper provides a comprehensive treatment of the design techniques of all-digital time integrators for time-mode signal processing (TMSP). A detailed examination of the principle, circuit implementation, operation, constraints, and limitations of time adders constructed from switched delay units (SDUs), dual discharge paths (DDP), and unidirectional gated delay lines (UDGDLs) is provided. It is followed with the presentation of three time registers evolved from the studied time adders and a qualitative comparison of their pros and cons. Finally, time integrators developed from the preceding time adders and time registers are studied and their characteristics are compared.\",\"PeriodicalId\":117801,\"journal\":{\"name\":\"2017 2nd IEEE International Conference on Integrated Circuits and Microsystems (ICICM)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 2nd IEEE International Conference on Integrated Circuits and Microsystems (ICICM)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICAM.2017.8242183\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 2nd IEEE International Conference on Integrated Circuits and Microsystems (ICICM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICAM.2017.8242183","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

本文全面介绍了用于时模信号处理(TMSP)的全数字时间积分器的设计技术。提供了由开关延迟单元(sdu)、双放电路径(DDP)和单向门控延迟线(udgdl)构成的时间加法器的原理、电路实现、操作、约束和限制的详细检查。接着介绍了从所研究的时间加法器发展而来的三种时间寄存器,并对它们的优缺点进行了定性比较。最后,研究了从前面的时间加法器和时间寄存器发展而来的时间积分器,并比较了它们的特点。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Design techniques of all-digital time integrators for time-mode signal processing
This paper provides a comprehensive treatment of the design techniques of all-digital time integrators for time-mode signal processing (TMSP). A detailed examination of the principle, circuit implementation, operation, constraints, and limitations of time adders constructed from switched delay units (SDUs), dual discharge paths (DDP), and unidirectional gated delay lines (UDGDLs) is provided. It is followed with the presentation of three time registers evolved from the studied time adders and a qualitative comparison of their pros and cons. Finally, time integrators developed from the preceding time adders and time registers are studied and their characteristics are compared.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
An innovation tool-chain for synthesis and implementation of Xilinx FPGA devices Low offset current sensing circuit based on switched-capacitor A novel high performance SIMD 54-bit multiply array A new optical voltage sensor for linear measurement Temperature distribution and facet coating degradation analysis of 808 nm GaAs-based high-power laser diode bars
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1