不同程度铜双大马士革金属化破坏特征对比

C. Gan, F. Wei, C. Thompson, K. Pey, W. Choi, S. Hau-Riege, B. Yu
{"title":"不同程度铜双大马士革金属化破坏特征对比","authors":"C. Gan, F. Wei, C. Thompson, K. Pey, W. Choi, S. Hau-Riege, B. Yu","doi":"10.1109/IPFA.2002.1025630","DOIUrl":null,"url":null,"abstract":"Currently, several kilometers of interconnects are used to construct a state-of-the-art Si-based integrated circuit, which has up to 8 levels of metallization. The failure mechanisms and reliability of the different layers of metallization are assumed to be the same in circuit-level reliability analysis. Although this may be true in Al interconnects, it may not be so for Cu dual-damascene lines. In this paper, we report on differences in the failure mechanisms between the first (M1) and second (M2) levels of Cu metallization, and how it affects the overall circuit reliability for Cu metallization.","PeriodicalId":328714,"journal":{"name":"Proceedings of the 9th International Symposium on the Physical and Failure Analysis of Integrated Circuits (Cat. No.02TH8614)","volume":"377 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2002-11-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"Contrasting failure characteristics of different levels of Cu dual-damascene metallization\",\"authors\":\"C. Gan, F. Wei, C. Thompson, K. Pey, W. Choi, S. Hau-Riege, B. Yu\",\"doi\":\"10.1109/IPFA.2002.1025630\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Currently, several kilometers of interconnects are used to construct a state-of-the-art Si-based integrated circuit, which has up to 8 levels of metallization. The failure mechanisms and reliability of the different layers of metallization are assumed to be the same in circuit-level reliability analysis. Although this may be true in Al interconnects, it may not be so for Cu dual-damascene lines. In this paper, we report on differences in the failure mechanisms between the first (M1) and second (M2) levels of Cu metallization, and how it affects the overall circuit reliability for Cu metallization.\",\"PeriodicalId\":328714,\"journal\":{\"name\":\"Proceedings of the 9th International Symposium on the Physical and Failure Analysis of Integrated Circuits (Cat. No.02TH8614)\",\"volume\":\"377 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2002-11-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 9th International Symposium on the Physical and Failure Analysis of Integrated Circuits (Cat. No.02TH8614)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IPFA.2002.1025630\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 9th International Symposium on the Physical and Failure Analysis of Integrated Circuits (Cat. No.02TH8614)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IPFA.2002.1025630","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

摘要

目前,几公里的互连用于构建最先进的硅基集成电路,该电路具有高达8级的金属化。在电路级可靠性分析中,假定不同金属化层的失效机理和可靠性是相同的。虽然这在铝互连中可能是正确的,但对于铜双大马士革线可能不是这样。在本文中,我们报告了一级(M1)和二级(M2)铜金属化失效机制的差异,以及它如何影响铜金属化的整体电路可靠性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Contrasting failure characteristics of different levels of Cu dual-damascene metallization
Currently, several kilometers of interconnects are used to construct a state-of-the-art Si-based integrated circuit, which has up to 8 levels of metallization. The failure mechanisms and reliability of the different layers of metallization are assumed to be the same in circuit-level reliability analysis. Although this may be true in Al interconnects, it may not be so for Cu dual-damascene lines. In this paper, we report on differences in the failure mechanisms between the first (M1) and second (M2) levels of Cu metallization, and how it affects the overall circuit reliability for Cu metallization.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Reliability of copper dual damascene influenced by pre-clean Resistive interconnection localization Impact of oxide degradation on universal mobility behaviour of n-MOS inversion layers Through-silicon IR image to CAD database alignment Correlation between hot carrier stress, oxide breakdown and gate leakage current for monitoring plasma processing induced damage on gate oxide
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1