{"title":"具有下半常数近似的节能不精确加法器","authors":"Hyoju Seo, Yoon Seok Yang, Yongtae Kim","doi":"10.1109/ISOCC50952.2020.9332922","DOIUrl":null,"url":null,"abstract":"This paper proposes a novel approximate adder that significantly reduces power and energy consumption by leveraging a lower-part constant scheme. When implemented with a 32-nm CMOS technology, the proposed adder reduces area, power, power-delay product, energy-delay product, and area-delay product, respectively, of 43%, 49%, 76%, 89%, and 73% compared to the ripple carry adder that is a traditional precise adder. Also, we demonstrate that our adder design can remarkably reduce power and energy consumption of digital image processing applications while obtaining an acceptable output image quality.","PeriodicalId":270577,"journal":{"name":"2020 International SoC Design Conference (ISOCC)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2020-10-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"An Energy-Efficient Imprecise Adder with a Lower-part Constant Approximation\",\"authors\":\"Hyoju Seo, Yoon Seok Yang, Yongtae Kim\",\"doi\":\"10.1109/ISOCC50952.2020.9332922\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper proposes a novel approximate adder that significantly reduces power and energy consumption by leveraging a lower-part constant scheme. When implemented with a 32-nm CMOS technology, the proposed adder reduces area, power, power-delay product, energy-delay product, and area-delay product, respectively, of 43%, 49%, 76%, 89%, and 73% compared to the ripple carry adder that is a traditional precise adder. Also, we demonstrate that our adder design can remarkably reduce power and energy consumption of digital image processing applications while obtaining an acceptable output image quality.\",\"PeriodicalId\":270577,\"journal\":{\"name\":\"2020 International SoC Design Conference (ISOCC)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-10-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 International SoC Design Conference (ISOCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISOCC50952.2020.9332922\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 International SoC Design Conference (ISOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISOCC50952.2020.9332922","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An Energy-Efficient Imprecise Adder with a Lower-part Constant Approximation
This paper proposes a novel approximate adder that significantly reduces power and energy consumption by leveraging a lower-part constant scheme. When implemented with a 32-nm CMOS technology, the proposed adder reduces area, power, power-delay product, energy-delay product, and area-delay product, respectively, of 43%, 49%, 76%, 89%, and 73% compared to the ripple carry adder that is a traditional precise adder. Also, we demonstrate that our adder design can remarkably reduce power and energy consumption of digital image processing applications while obtaining an acceptable output image quality.