具有下半常数近似的节能不精确加法器

Hyoju Seo, Yoon Seok Yang, Yongtae Kim
{"title":"具有下半常数近似的节能不精确加法器","authors":"Hyoju Seo, Yoon Seok Yang, Yongtae Kim","doi":"10.1109/ISOCC50952.2020.9332922","DOIUrl":null,"url":null,"abstract":"This paper proposes a novel approximate adder that significantly reduces power and energy consumption by leveraging a lower-part constant scheme. When implemented with a 32-nm CMOS technology, the proposed adder reduces area, power, power-delay product, energy-delay product, and area-delay product, respectively, of 43%, 49%, 76%, 89%, and 73% compared to the ripple carry adder that is a traditional precise adder. Also, we demonstrate that our adder design can remarkably reduce power and energy consumption of digital image processing applications while obtaining an acceptable output image quality.","PeriodicalId":270577,"journal":{"name":"2020 International SoC Design Conference (ISOCC)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2020-10-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"An Energy-Efficient Imprecise Adder with a Lower-part Constant Approximation\",\"authors\":\"Hyoju Seo, Yoon Seok Yang, Yongtae Kim\",\"doi\":\"10.1109/ISOCC50952.2020.9332922\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper proposes a novel approximate adder that significantly reduces power and energy consumption by leveraging a lower-part constant scheme. When implemented with a 32-nm CMOS technology, the proposed adder reduces area, power, power-delay product, energy-delay product, and area-delay product, respectively, of 43%, 49%, 76%, 89%, and 73% compared to the ripple carry adder that is a traditional precise adder. Also, we demonstrate that our adder design can remarkably reduce power and energy consumption of digital image processing applications while obtaining an acceptable output image quality.\",\"PeriodicalId\":270577,\"journal\":{\"name\":\"2020 International SoC Design Conference (ISOCC)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-10-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 International SoC Design Conference (ISOCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISOCC50952.2020.9332922\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 International SoC Design Conference (ISOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISOCC50952.2020.9332922","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

摘要

本文提出了一种新的近似加法器,利用下部常数格式显著降低了功率和能耗。当采用32nm CMOS技术实现时,与传统的精确加法器纹波进位加法器相比,该加法器的面积、功耗、功率延迟产品、能量延迟产品和面积延迟产品分别降低了43%、49%、76%、89%和73%。此外,我们还证明了我们的加法器设计可以显著降低数字图像处理应用的功耗和能耗,同时获得可接受的输出图像质量。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
An Energy-Efficient Imprecise Adder with a Lower-part Constant Approximation
This paper proposes a novel approximate adder that significantly reduces power and energy consumption by leveraging a lower-part constant scheme. When implemented with a 32-nm CMOS technology, the proposed adder reduces area, power, power-delay product, energy-delay product, and area-delay product, respectively, of 43%, 49%, 76%, 89%, and 73% compared to the ripple carry adder that is a traditional precise adder. Also, we demonstrate that our adder design can remarkably reduce power and energy consumption of digital image processing applications while obtaining an acceptable output image quality.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A Quadcopters Flight Simulation Considering the Influence of Wind Design of a CMOS Current-mode Squaring Circuit for Training Analog Neural Networks Instant and Accurate Instance Segmentation Equipped with Path Aggregation and Attention Gate 13.56 MHz High-Efficiency Power Transmitter and Receiver for Wirelessly Powered Biomedical Implants Investigation on Synaptic Characteristics of Interfacial Phase Change Memory for Artificial Synapse Application
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1