热载流子平行测试技术给出了可靠的外推

N. Koike, M. Ito, H. Kuriyama
{"title":"热载流子平行测试技术给出了可靠的外推","authors":"N. Koike, M. Ito, H. Kuriyama","doi":"10.1109/ICMTS.1990.161749","DOIUrl":null,"url":null,"abstract":"A technique for wafer level parallel testing of hot-carrier lifetime has been developed. Transistors of the same dimensions were adjacently arranged on the same chip, and the lifetimes were extrapolated from their measured lifetime at a low drain voltage for practical use. This technique was applied to the optimization of LDD (lightly doped drain) sidewall thickness. This technique eliminates the disturbance of the hot-carrier lifetime extrapolation caused by nonuniformity of the hot-carrier lifetimes on a wafer, and makes possible optimization of process parameters in a short period of time.<<ETX>>","PeriodicalId":417292,"journal":{"name":"Proceedings of the 1991 International Conference on Microelectronic Test Structures","volume":"37 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1990-03-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A hot carrier parallel testing technique to give a reliable extrapolation\",\"authors\":\"N. Koike, M. Ito, H. Kuriyama\",\"doi\":\"10.1109/ICMTS.1990.161749\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A technique for wafer level parallel testing of hot-carrier lifetime has been developed. Transistors of the same dimensions were adjacently arranged on the same chip, and the lifetimes were extrapolated from their measured lifetime at a low drain voltage for practical use. This technique was applied to the optimization of LDD (lightly doped drain) sidewall thickness. This technique eliminates the disturbance of the hot-carrier lifetime extrapolation caused by nonuniformity of the hot-carrier lifetimes on a wafer, and makes possible optimization of process parameters in a short period of time.<<ETX>>\",\"PeriodicalId\":417292,\"journal\":{\"name\":\"Proceedings of the 1991 International Conference on Microelectronic Test Structures\",\"volume\":\"37 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1990-03-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 1991 International Conference on Microelectronic Test Structures\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICMTS.1990.161749\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 1991 International Conference on Microelectronic Test Structures","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMTS.1990.161749","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

提出了一种晶片级热载流子寿命平行测试技术。相同尺寸的晶体管相邻地排列在同一芯片上,并且寿命是根据实际使用的低漏极电压下的测量寿命推断出来的。将该技术应用于轻掺杂漏极侧壁厚度的优化。该技术消除了晶圆上热载流子寿命不均匀性对热载流子寿命外推的干扰,使短时间内优化工艺参数成为可能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A hot carrier parallel testing technique to give a reliable extrapolation
A technique for wafer level parallel testing of hot-carrier lifetime has been developed. Transistors of the same dimensions were adjacently arranged on the same chip, and the lifetimes were extrapolated from their measured lifetime at a low drain voltage for practical use. This technique was applied to the optimization of LDD (lightly doped drain) sidewall thickness. This technique eliminates the disturbance of the hot-carrier lifetime extrapolation caused by nonuniformity of the hot-carrier lifetimes on a wafer, and makes possible optimization of process parameters in a short period of time.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Trench DRAM structures for the analysis of two- and three-dimensional leakage phenomena The vertical test structure for measuring contact resistance between two kinds of metal An ovenless electromigration test system environment using test chips with on-chip heating and computer controlled testing Material and process learning by noncontact characterization of minority carrier lifetime and surface recombination condition Edge effect prediction in real MOS insulator using test chips
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1