{"title":"数字-时间转换器中使用单电子晶体管的可能性研究","authors":"Masoud Hakimi Heris, R. Faez","doi":"10.1109/GC-ElecEng52322.2021.9788439","DOIUrl":null,"url":null,"abstract":"Single-Electron-Transistor (SET) features are exploited to improve the performance and the area of digital-to-time domain analog converters. There are two DTCs proposed in this research, DTC1 and DTC2, which have 4 and 8 transistors less compared with previous research, respectively. In the beginning, DTC1 and DTC2, are designed and simulated using CMOS transistors. Afterwards, the area, the power consumption and the delay parameters are discussed. In the rest, the mentioned DTCs are designed and simulated using SET instead of CMOS. Although power consumption and area were extremely reduced, it is shown that the delay parameter had an unacceptable increase. Finally, to overcome delay issue, combination of SET and CMOS was exploited to design and simulate DTCs. The simulations' results have shown improvement in delay parameter; especially it is found that Hybrid-DTC2 has the best performance in comparison with all designs.","PeriodicalId":344268,"journal":{"name":"2021 Global Congress on Electrical Engineering (GC-ElecEng)","volume":"58 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-12-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Investigation of the possibility of using Single-Electron Transistors in Digital-to-Time Converters\",\"authors\":\"Masoud Hakimi Heris, R. Faez\",\"doi\":\"10.1109/GC-ElecEng52322.2021.9788439\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Single-Electron-Transistor (SET) features are exploited to improve the performance and the area of digital-to-time domain analog converters. There are two DTCs proposed in this research, DTC1 and DTC2, which have 4 and 8 transistors less compared with previous research, respectively. In the beginning, DTC1 and DTC2, are designed and simulated using CMOS transistors. Afterwards, the area, the power consumption and the delay parameters are discussed. In the rest, the mentioned DTCs are designed and simulated using SET instead of CMOS. Although power consumption and area were extremely reduced, it is shown that the delay parameter had an unacceptable increase. Finally, to overcome delay issue, combination of SET and CMOS was exploited to design and simulate DTCs. The simulations' results have shown improvement in delay parameter; especially it is found that Hybrid-DTC2 has the best performance in comparison with all designs.\",\"PeriodicalId\":344268,\"journal\":{\"name\":\"2021 Global Congress on Electrical Engineering (GC-ElecEng)\",\"volume\":\"58 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-12-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 Global Congress on Electrical Engineering (GC-ElecEng)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/GC-ElecEng52322.2021.9788439\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 Global Congress on Electrical Engineering (GC-ElecEng)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/GC-ElecEng52322.2021.9788439","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Investigation of the possibility of using Single-Electron Transistors in Digital-to-Time Converters
Single-Electron-Transistor (SET) features are exploited to improve the performance and the area of digital-to-time domain analog converters. There are two DTCs proposed in this research, DTC1 and DTC2, which have 4 and 8 transistors less compared with previous research, respectively. In the beginning, DTC1 and DTC2, are designed and simulated using CMOS transistors. Afterwards, the area, the power consumption and the delay parameters are discussed. In the rest, the mentioned DTCs are designed and simulated using SET instead of CMOS. Although power consumption and area were extremely reduced, it is shown that the delay parameter had an unacceptable increase. Finally, to overcome delay issue, combination of SET and CMOS was exploited to design and simulate DTCs. The simulations' results have shown improvement in delay parameter; especially it is found that Hybrid-DTC2 has the best performance in comparison with all designs.