{"title":"第1课:IC封装技术对元器件ESD稳健性的影响","authors":"E. Rosenbaum","doi":"10.1109/EDAPS.2016.7893094","DOIUrl":null,"url":null,"abstract":"The IC packaging technology has a surprisingly large influence on an IC's electrostatic discharge (ESD) robustness at both the component and system levels. For charge device model (CDM) component-level ESD, the package determines the amount of energy dissipated in the die, and for both system and component-level ESD, the package determines the current return path. This tutorial will explore those phenomena and demonstrate how the on-chip ESD protection network design should be mindful of the package design. The effect of 3D integration will also be addressed.","PeriodicalId":191549,"journal":{"name":"2016 IEEE Electrical Design of Advanced Packaging and Systems (EDAPS)","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Tutorial I: Influence of IC packaging technology on ESD robustness of components\",\"authors\":\"E. Rosenbaum\",\"doi\":\"10.1109/EDAPS.2016.7893094\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The IC packaging technology has a surprisingly large influence on an IC's electrostatic discharge (ESD) robustness at both the component and system levels. For charge device model (CDM) component-level ESD, the package determines the amount of energy dissipated in the die, and for both system and component-level ESD, the package determines the current return path. This tutorial will explore those phenomena and demonstrate how the on-chip ESD protection network design should be mindful of the package design. The effect of 3D integration will also be addressed.\",\"PeriodicalId\":191549,\"journal\":{\"name\":\"2016 IEEE Electrical Design of Advanced Packaging and Systems (EDAPS)\",\"volume\":\"12 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE Electrical Design of Advanced Packaging and Systems (EDAPS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EDAPS.2016.7893094\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE Electrical Design of Advanced Packaging and Systems (EDAPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDAPS.2016.7893094","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Tutorial I: Influence of IC packaging technology on ESD robustness of components
The IC packaging technology has a surprisingly large influence on an IC's electrostatic discharge (ESD) robustness at both the component and system levels. For charge device model (CDM) component-level ESD, the package determines the amount of energy dissipated in the die, and for both system and component-level ESD, the package determines the current return path. This tutorial will explore those phenomena and demonstrate how the on-chip ESD protection network design should be mindful of the package design. The effect of 3D integration will also be addressed.