E. Gebreselasie, A. Loiseau, Y. Ngu, Ian Mcallum-Cook
{"title":"硅化工艺对射频BiCMOS技术中eFuse编程、可靠性和坚固性的影响","authors":"E. Gebreselasie, A. Loiseau, Y. Ngu, Ian Mcallum-Cook","doi":"10.1109/ASMC.2019.8791749","DOIUrl":null,"url":null,"abstract":"0.35um SiGe BiCMOS wafers were fabricated using Ti, Co, Pt, and Ni salicide processes optimized for a range of CMOS technology nodes down to 90nm. On-wafer circuitry was used to program discrete eFuse elements to compare their pre and post programmed resistances and behavior during programming between each salicide process employed, with TEM analysis to confirm successful electromigration in the fuse link. Discrete eFuses were also subjected to 100ns Transmission Line Pulse (TLP) to compare ESD handling and robustness, and the associated MOSFET circuitry characterized for safe operating area (SOA) under DC and pulsed conditions. This work demonstrates the compatibility of eFuse technology across a range of process technology nodes, as well as its robustness in high reliability applications.","PeriodicalId":287541,"journal":{"name":"2019 30th Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC)","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-05-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Impact of silicide process on eFuse programming, reliability and ruggedness in RF BiCMOS Technology\",\"authors\":\"E. Gebreselasie, A. Loiseau, Y. Ngu, Ian Mcallum-Cook\",\"doi\":\"10.1109/ASMC.2019.8791749\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"0.35um SiGe BiCMOS wafers were fabricated using Ti, Co, Pt, and Ni salicide processes optimized for a range of CMOS technology nodes down to 90nm. On-wafer circuitry was used to program discrete eFuse elements to compare their pre and post programmed resistances and behavior during programming between each salicide process employed, with TEM analysis to confirm successful electromigration in the fuse link. Discrete eFuses were also subjected to 100ns Transmission Line Pulse (TLP) to compare ESD handling and robustness, and the associated MOSFET circuitry characterized for safe operating area (SOA) under DC and pulsed conditions. This work demonstrates the compatibility of eFuse technology across a range of process technology nodes, as well as its robustness in high reliability applications.\",\"PeriodicalId\":287541,\"journal\":{\"name\":\"2019 30th Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC)\",\"volume\":\"18 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-05-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 30th Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASMC.2019.8791749\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 30th Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASMC.2019.8791749","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Impact of silicide process on eFuse programming, reliability and ruggedness in RF BiCMOS Technology
0.35um SiGe BiCMOS wafers were fabricated using Ti, Co, Pt, and Ni salicide processes optimized for a range of CMOS technology nodes down to 90nm. On-wafer circuitry was used to program discrete eFuse elements to compare their pre and post programmed resistances and behavior during programming between each salicide process employed, with TEM analysis to confirm successful electromigration in the fuse link. Discrete eFuses were also subjected to 100ns Transmission Line Pulse (TLP) to compare ESD handling and robustness, and the associated MOSFET circuitry characterized for safe operating area (SOA) under DC and pulsed conditions. This work demonstrates the compatibility of eFuse technology across a range of process technology nodes, as well as its robustness in high reliability applications.