{"title":"结合波形松弛与降阶建模方法的片间互连系统高效仿真","authors":"W. Beyene","doi":"10.1109/ECTC.2002.1008231","DOIUrl":null,"url":null,"abstract":"A new method is proposed for an efficient transient analysis of an interconnect-dominated system with a large number of linear, lumped and distributed elements and few nonlinear driver and termination networks. The method is based on partitioning the system into linear and nonlinear subnetworks and solving each subsystem iteratively using waveform relaxation technique. This allows a suitable and efficient simulation technique to be applied on each subnetwork. The linear network is analyzed using a reduced-order-modeling technique in the frequency domain and the time-domain waveforms are obtained using the inverse Laplace transform relation and reclusive convolution in the absence of the nonlinear networks. The method improves the simulation speed and accuracy because smaller nonlinear circuits are solved using conventional simulation methods. The technique and the validity of the method are discussed with an example using the Rambus memory channel.","PeriodicalId":285713,"journal":{"name":"52nd Electronic Components and Technology Conference 2002. (Cat. No.02CH37345)","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2002-08-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Efficient simulation of chip-to-chip interconnect system by combining waveform relaxation with reduced-order modeling methods\",\"authors\":\"W. Beyene\",\"doi\":\"10.1109/ECTC.2002.1008231\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A new method is proposed for an efficient transient analysis of an interconnect-dominated system with a large number of linear, lumped and distributed elements and few nonlinear driver and termination networks. The method is based on partitioning the system into linear and nonlinear subnetworks and solving each subsystem iteratively using waveform relaxation technique. This allows a suitable and efficient simulation technique to be applied on each subnetwork. The linear network is analyzed using a reduced-order-modeling technique in the frequency domain and the time-domain waveforms are obtained using the inverse Laplace transform relation and reclusive convolution in the absence of the nonlinear networks. The method improves the simulation speed and accuracy because smaller nonlinear circuits are solved using conventional simulation methods. The technique and the validity of the method are discussed with an example using the Rambus memory channel.\",\"PeriodicalId\":285713,\"journal\":{\"name\":\"52nd Electronic Components and Technology Conference 2002. (Cat. No.02CH37345)\",\"volume\":\"17 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2002-08-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"52nd Electronic Components and Technology Conference 2002. (Cat. No.02CH37345)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ECTC.2002.1008231\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"52nd Electronic Components and Technology Conference 2002. (Cat. No.02CH37345)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2002.1008231","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Efficient simulation of chip-to-chip interconnect system by combining waveform relaxation with reduced-order modeling methods
A new method is proposed for an efficient transient analysis of an interconnect-dominated system with a large number of linear, lumped and distributed elements and few nonlinear driver and termination networks. The method is based on partitioning the system into linear and nonlinear subnetworks and solving each subsystem iteratively using waveform relaxation technique. This allows a suitable and efficient simulation technique to be applied on each subnetwork. The linear network is analyzed using a reduced-order-modeling technique in the frequency domain and the time-domain waveforms are obtained using the inverse Laplace transform relation and reclusive convolution in the absence of the nonlinear networks. The method improves the simulation speed and accuracy because smaller nonlinear circuits are solved using conventional simulation methods. The technique and the validity of the method are discussed with an example using the Rambus memory channel.