基于无扰动偏置方案的稳定SRAM抑制胞缘不对称性

Toshikazu Suzuki, H. Yamauchi, K. Satomi, H. Akamatsu
{"title":"基于无扰动偏置方案的稳定SRAM抑制胞缘不对称性","authors":"Toshikazu Suzuki, H. Yamauchi, K. Satomi, H. Akamatsu","doi":"10.1109/CICC.2007.4405721","DOIUrl":null,"url":null,"abstract":"The logic operating voltage is required to suppress for the battery-operated slow application, while the minimum operating voltage of SRAM increase due to the increase in the random threshold-voltage (Vt) fluctuation of the cell transistor (Tr) and the memory capacitance embedded in SoCs with scaling. To suppress the random Vt fluctuation and to guarantee the stable operation over the large memory capacitance at low voltage, a reduced-Vt (LVt) SRAM cell has been proposed. The random Vt fluctuation was suppressed by the proposed LVt cell (Vt = 150 mV) and increase the static noise margin (SNM) for the data-retention at low voltage compared with conventional higher Vt cell (Vt = 300 mV). Another unique disturb-free biasing scheme has also been proposed to cancel the substantial trade-off relationship between SNM and the write margin (WRTM) of SRAM cell. With a 45-nm CMOS technology, these proposed techniques improved the SNM over 6-sigma random Vt fluctuation with the 0.5-V data-retention voltage and the 0.7-V logic bias voltage. Operating current was reduced by 31% at 32-Kbit SRAM module.","PeriodicalId":130106,"journal":{"name":"2007 IEEE Custom Integrated Circuits Conference","volume":"64 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"A Stable SRAM Mitigating Cell-Margin Asymmetricity with A Disturb-Free Biasing Scheme\",\"authors\":\"Toshikazu Suzuki, H. Yamauchi, K. Satomi, H. Akamatsu\",\"doi\":\"10.1109/CICC.2007.4405721\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The logic operating voltage is required to suppress for the battery-operated slow application, while the minimum operating voltage of SRAM increase due to the increase in the random threshold-voltage (Vt) fluctuation of the cell transistor (Tr) and the memory capacitance embedded in SoCs with scaling. To suppress the random Vt fluctuation and to guarantee the stable operation over the large memory capacitance at low voltage, a reduced-Vt (LVt) SRAM cell has been proposed. The random Vt fluctuation was suppressed by the proposed LVt cell (Vt = 150 mV) and increase the static noise margin (SNM) for the data-retention at low voltage compared with conventional higher Vt cell (Vt = 300 mV). Another unique disturb-free biasing scheme has also been proposed to cancel the substantial trade-off relationship between SNM and the write margin (WRTM) of SRAM cell. With a 45-nm CMOS technology, these proposed techniques improved the SNM over 6-sigma random Vt fluctuation with the 0.5-V data-retention voltage and the 0.7-V logic bias voltage. Operating current was reduced by 31% at 32-Kbit SRAM module.\",\"PeriodicalId\":130106,\"journal\":{\"name\":\"2007 IEEE Custom Integrated Circuits Conference\",\"volume\":\"64 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 IEEE Custom Integrated Circuits Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CICC.2007.4405721\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 IEEE Custom Integrated Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICC.2007.4405721","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

对于电池供电的慢速应用,需要抑制逻辑工作电压,而SRAM的最小工作电压则由于单元晶体管(Tr)的随机阈值电压(Vt)波动的增加和soc中嵌入的存储电容的缩放而增加。为了抑制随机电压波动,保证大存储电容在低电压下的稳定运行,提出了一种降低电压电压的SRAM单元。与传统的高Vt单元(Vt = 300 mV)相比,所提出的LVt单元(Vt = 150 mV)抑制了随机Vt波动,提高了低电压下数据保留的静态噪声裕度(SNM)。另一种独特的无扰动偏置方案也被提出,以消除SRAM单元的SNM和写裕量(WRTM)之间的实际权衡关系。采用45纳米CMOS技术,在0.5 v数据保留电压和0.7 v逻辑偏置电压下,提高了6 σ随机Vt波动的SNM。32kbit SRAM模块的工作电流降低了31%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A Stable SRAM Mitigating Cell-Margin Asymmetricity with A Disturb-Free Biasing Scheme
The logic operating voltage is required to suppress for the battery-operated slow application, while the minimum operating voltage of SRAM increase due to the increase in the random threshold-voltage (Vt) fluctuation of the cell transistor (Tr) and the memory capacitance embedded in SoCs with scaling. To suppress the random Vt fluctuation and to guarantee the stable operation over the large memory capacitance at low voltage, a reduced-Vt (LVt) SRAM cell has been proposed. The random Vt fluctuation was suppressed by the proposed LVt cell (Vt = 150 mV) and increase the static noise margin (SNM) for the data-retention at low voltage compared with conventional higher Vt cell (Vt = 300 mV). Another unique disturb-free biasing scheme has also been proposed to cancel the substantial trade-off relationship between SNM and the write margin (WRTM) of SRAM cell. With a 45-nm CMOS technology, these proposed techniques improved the SNM over 6-sigma random Vt fluctuation with the 0.5-V data-retention voltage and the 0.7-V logic bias voltage. Operating current was reduced by 31% at 32-Kbit SRAM module.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A Real-Time Feedback Controlled Hearing Aid Chip with Reference Ear Model An 81.6 GOPS Object Recognition Processor Based on NoC and Visual Image Processing Memory A Time-Interleaved Track & hold in 0.13 μm CMOS sub-sampling a 4 GHz signal with 43 dB SNDR Low-Power CMOS Energy Detection Transceiver for UWB Impulse Radio System An Embedded 8-bit RISC Controller for Yield Enhancement of the 90-nm PRAM
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1