Toshikazu Suzuki, H. Yamauchi, K. Satomi, H. Akamatsu
{"title":"基于无扰动偏置方案的稳定SRAM抑制胞缘不对称性","authors":"Toshikazu Suzuki, H. Yamauchi, K. Satomi, H. Akamatsu","doi":"10.1109/CICC.2007.4405721","DOIUrl":null,"url":null,"abstract":"The logic operating voltage is required to suppress for the battery-operated slow application, while the minimum operating voltage of SRAM increase due to the increase in the random threshold-voltage (Vt) fluctuation of the cell transistor (Tr) and the memory capacitance embedded in SoCs with scaling. To suppress the random Vt fluctuation and to guarantee the stable operation over the large memory capacitance at low voltage, a reduced-Vt (LVt) SRAM cell has been proposed. The random Vt fluctuation was suppressed by the proposed LVt cell (Vt = 150 mV) and increase the static noise margin (SNM) for the data-retention at low voltage compared with conventional higher Vt cell (Vt = 300 mV). Another unique disturb-free biasing scheme has also been proposed to cancel the substantial trade-off relationship between SNM and the write margin (WRTM) of SRAM cell. With a 45-nm CMOS technology, these proposed techniques improved the SNM over 6-sigma random Vt fluctuation with the 0.5-V data-retention voltage and the 0.7-V logic bias voltage. Operating current was reduced by 31% at 32-Kbit SRAM module.","PeriodicalId":130106,"journal":{"name":"2007 IEEE Custom Integrated Circuits Conference","volume":"64 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"A Stable SRAM Mitigating Cell-Margin Asymmetricity with A Disturb-Free Biasing Scheme\",\"authors\":\"Toshikazu Suzuki, H. Yamauchi, K. Satomi, H. Akamatsu\",\"doi\":\"10.1109/CICC.2007.4405721\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The logic operating voltage is required to suppress for the battery-operated slow application, while the minimum operating voltage of SRAM increase due to the increase in the random threshold-voltage (Vt) fluctuation of the cell transistor (Tr) and the memory capacitance embedded in SoCs with scaling. To suppress the random Vt fluctuation and to guarantee the stable operation over the large memory capacitance at low voltage, a reduced-Vt (LVt) SRAM cell has been proposed. The random Vt fluctuation was suppressed by the proposed LVt cell (Vt = 150 mV) and increase the static noise margin (SNM) for the data-retention at low voltage compared with conventional higher Vt cell (Vt = 300 mV). Another unique disturb-free biasing scheme has also been proposed to cancel the substantial trade-off relationship between SNM and the write margin (WRTM) of SRAM cell. With a 45-nm CMOS technology, these proposed techniques improved the SNM over 6-sigma random Vt fluctuation with the 0.5-V data-retention voltage and the 0.7-V logic bias voltage. Operating current was reduced by 31% at 32-Kbit SRAM module.\",\"PeriodicalId\":130106,\"journal\":{\"name\":\"2007 IEEE Custom Integrated Circuits Conference\",\"volume\":\"64 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 IEEE Custom Integrated Circuits Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CICC.2007.4405721\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 IEEE Custom Integrated Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICC.2007.4405721","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A Stable SRAM Mitigating Cell-Margin Asymmetricity with A Disturb-Free Biasing Scheme
The logic operating voltage is required to suppress for the battery-operated slow application, while the minimum operating voltage of SRAM increase due to the increase in the random threshold-voltage (Vt) fluctuation of the cell transistor (Tr) and the memory capacitance embedded in SoCs with scaling. To suppress the random Vt fluctuation and to guarantee the stable operation over the large memory capacitance at low voltage, a reduced-Vt (LVt) SRAM cell has been proposed. The random Vt fluctuation was suppressed by the proposed LVt cell (Vt = 150 mV) and increase the static noise margin (SNM) for the data-retention at low voltage compared with conventional higher Vt cell (Vt = 300 mV). Another unique disturb-free biasing scheme has also been proposed to cancel the substantial trade-off relationship between SNM and the write margin (WRTM) of SRAM cell. With a 45-nm CMOS technology, these proposed techniques improved the SNM over 6-sigma random Vt fluctuation with the 0.5-V data-retention voltage and the 0.7-V logic bias voltage. Operating current was reduced by 31% at 32-Kbit SRAM module.