3D集成电路的测试和可测试性设计解决方案

K. Chakrabarty
{"title":"3D集成电路的测试和可测试性设计解决方案","authors":"K. Chakrabarty","doi":"10.1109/DDECS.2011.5783035","DOIUrl":null,"url":null,"abstract":"Three-dimensional integrated circuits (3D ICs) promise to overcome barriers in interconnect scaling, thereby offering an opportunity to get higher performance using CMOS technology. Despite these benefits, testing remains a major obstacle that hinders the adoption of 3D integration. Test techniques and design-for-testability (DfT) solutions for 3D ICs have remained largely unexplored in the research community, even though experts in industry have identified a number of test challenges related to the lack of probe access for wafers, test access to modules in stacked wafers/dies, thermal concerns, test economics, and new defects arising from unique processing steps such as wafer thinning, alignment, and bonding. In this embedded tutorial, the speaker will present an overview of 3D integration, its unique processing and assembly steps, testing and DfT challenges, and some of the solutions being advocated for these challenges. The speaker will focus on proposals for pre-bond testing of dies and TSVs, DfT innovations related to the optimization of die wrappers, test scheduling solutions, and access to dies and inter-die interconnects during stack testing. Time permitting, the speaker will also highlight recent work on comprehensive cost modeling for 3D ICs, which includes the cost of design, manufacture, testing, and test flows.","PeriodicalId":231389,"journal":{"name":"14th IEEE International Symposium on Design and Diagnostics of Electronic Circuits and Systems","volume":"43 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-04-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Testing and design-for-testability solutions for 3D integrated circuits\",\"authors\":\"K. Chakrabarty\",\"doi\":\"10.1109/DDECS.2011.5783035\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Three-dimensional integrated circuits (3D ICs) promise to overcome barriers in interconnect scaling, thereby offering an opportunity to get higher performance using CMOS technology. Despite these benefits, testing remains a major obstacle that hinders the adoption of 3D integration. Test techniques and design-for-testability (DfT) solutions for 3D ICs have remained largely unexplored in the research community, even though experts in industry have identified a number of test challenges related to the lack of probe access for wafers, test access to modules in stacked wafers/dies, thermal concerns, test economics, and new defects arising from unique processing steps such as wafer thinning, alignment, and bonding. In this embedded tutorial, the speaker will present an overview of 3D integration, its unique processing and assembly steps, testing and DfT challenges, and some of the solutions being advocated for these challenges. The speaker will focus on proposals for pre-bond testing of dies and TSVs, DfT innovations related to the optimization of die wrappers, test scheduling solutions, and access to dies and inter-die interconnects during stack testing. Time permitting, the speaker will also highlight recent work on comprehensive cost modeling for 3D ICs, which includes the cost of design, manufacture, testing, and test flows.\",\"PeriodicalId\":231389,\"journal\":{\"name\":\"14th IEEE International Symposium on Design and Diagnostics of Electronic Circuits and Systems\",\"volume\":\"43 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-04-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"14th IEEE International Symposium on Design and Diagnostics of Electronic Circuits and Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DDECS.2011.5783035\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"14th IEEE International Symposium on Design and Diagnostics of Electronic Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DDECS.2011.5783035","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

三维集成电路(3D ic)有望克服互连扩展的障碍,从而提供了使用CMOS技术获得更高性能的机会。尽管有这些好处,测试仍然是阻碍采用3D集成的主要障碍。3D集成电路的测试技术和可测试性设计(DfT)解决方案在研究界仍未得到很大的探索,尽管行业专家已经确定了许多测试挑战,这些挑战涉及晶圆缺乏探针访问、堆叠晶圆/模具中模块的测试访问、热问题、测试经济性以及晶圆变薄、对准和粘合等独特加工步骤产生的新缺陷。在这个嵌入式教程中,演讲者将介绍3D集成的概述,其独特的加工和组装步骤,测试和DfT挑战,以及一些正在倡导这些挑战的解决方案。演讲者将重点介绍模具和tsv的粘合前测试,与模具包装优化相关的DfT创新,测试调度解决方案,以及在堆栈测试期间访问模具和模具间互连的建议。在时间允许的情况下,演讲者还将重点介绍最近在3D集成电路综合成本建模方面的工作,包括设计、制造、测试和测试流程的成本。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Testing and design-for-testability solutions for 3D integrated circuits
Three-dimensional integrated circuits (3D ICs) promise to overcome barriers in interconnect scaling, thereby offering an opportunity to get higher performance using CMOS technology. Despite these benefits, testing remains a major obstacle that hinders the adoption of 3D integration. Test techniques and design-for-testability (DfT) solutions for 3D ICs have remained largely unexplored in the research community, even though experts in industry have identified a number of test challenges related to the lack of probe access for wafers, test access to modules in stacked wafers/dies, thermal concerns, test economics, and new defects arising from unique processing steps such as wafer thinning, alignment, and bonding. In this embedded tutorial, the speaker will present an overview of 3D integration, its unique processing and assembly steps, testing and DfT challenges, and some of the solutions being advocated for these challenges. The speaker will focus on proposals for pre-bond testing of dies and TSVs, DfT innovations related to the optimization of die wrappers, test scheduling solutions, and access to dies and inter-die interconnects during stack testing. Time permitting, the speaker will also highlight recent work on comprehensive cost modeling for 3D ICs, which includes the cost of design, manufacture, testing, and test flows.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Behavioral model of TRNG based on oscillator rings implemented in FPGA CAD tool for PLL Design High-performance hardware accelerators for sorting and managing priorities Defect-oriented module-level fault diagnosis in digital circuits Design-for-Test method for high-speed ADCs: Behavioral description and optimization
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1