{"title":"对6T存储单元进行故障隔离的电气分析","authors":"V.K. Wong, C.H. Lock, K. H. Siek, P. J. Tan","doi":"10.1109/IPFA.2002.1025622","DOIUrl":null,"url":null,"abstract":"A simple defect localization scheme for 6 transistor SRAM cells was presented. Parametric measurements for all transistors forming the pull ups and pull downs enable the understanding of the change in feedback behaviour of the memory cell, leading to failure models and defect behaviour. This technique leads to an intuitive and time efficient method to identify failing areas in the memory cell. It underscores the importance of circuit analysis before embarking on physical failure analysis to reduce the area for physical analysis and increase chances of finding the actual defect.","PeriodicalId":328714,"journal":{"name":"Proceedings of the 9th International Symposium on the Physical and Failure Analysis of Integrated Circuits (Cat. No.02TH8614)","volume":"99 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2002-11-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Electrical analysis to fault isolate defects in 6T memory cells\",\"authors\":\"V.K. Wong, C.H. Lock, K. H. Siek, P. J. Tan\",\"doi\":\"10.1109/IPFA.2002.1025622\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A simple defect localization scheme for 6 transistor SRAM cells was presented. Parametric measurements for all transistors forming the pull ups and pull downs enable the understanding of the change in feedback behaviour of the memory cell, leading to failure models and defect behaviour. This technique leads to an intuitive and time efficient method to identify failing areas in the memory cell. It underscores the importance of circuit analysis before embarking on physical failure analysis to reduce the area for physical analysis and increase chances of finding the actual defect.\",\"PeriodicalId\":328714,\"journal\":{\"name\":\"Proceedings of the 9th International Symposium on the Physical and Failure Analysis of Integrated Circuits (Cat. No.02TH8614)\",\"volume\":\"99 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2002-11-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 9th International Symposium on the Physical and Failure Analysis of Integrated Circuits (Cat. No.02TH8614)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IPFA.2002.1025622\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 9th International Symposium on the Physical and Failure Analysis of Integrated Circuits (Cat. No.02TH8614)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IPFA.2002.1025622","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Electrical analysis to fault isolate defects in 6T memory cells
A simple defect localization scheme for 6 transistor SRAM cells was presented. Parametric measurements for all transistors forming the pull ups and pull downs enable the understanding of the change in feedback behaviour of the memory cell, leading to failure models and defect behaviour. This technique leads to an intuitive and time efficient method to identify failing areas in the memory cell. It underscores the importance of circuit analysis before embarking on physical failure analysis to reduce the area for physical analysis and increase chances of finding the actual defect.