对6T存储单元进行故障隔离的电气分析

V.K. Wong, C.H. Lock, K. H. Siek, P. J. Tan
{"title":"对6T存储单元进行故障隔离的电气分析","authors":"V.K. Wong, C.H. Lock, K. H. Siek, P. J. Tan","doi":"10.1109/IPFA.2002.1025622","DOIUrl":null,"url":null,"abstract":"A simple defect localization scheme for 6 transistor SRAM cells was presented. Parametric measurements for all transistors forming the pull ups and pull downs enable the understanding of the change in feedback behaviour of the memory cell, leading to failure models and defect behaviour. This technique leads to an intuitive and time efficient method to identify failing areas in the memory cell. It underscores the importance of circuit analysis before embarking on physical failure analysis to reduce the area for physical analysis and increase chances of finding the actual defect.","PeriodicalId":328714,"journal":{"name":"Proceedings of the 9th International Symposium on the Physical and Failure Analysis of Integrated Circuits (Cat. No.02TH8614)","volume":"99 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2002-11-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Electrical analysis to fault isolate defects in 6T memory cells\",\"authors\":\"V.K. Wong, C.H. Lock, K. H. Siek, P. J. Tan\",\"doi\":\"10.1109/IPFA.2002.1025622\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A simple defect localization scheme for 6 transistor SRAM cells was presented. Parametric measurements for all transistors forming the pull ups and pull downs enable the understanding of the change in feedback behaviour of the memory cell, leading to failure models and defect behaviour. This technique leads to an intuitive and time efficient method to identify failing areas in the memory cell. It underscores the importance of circuit analysis before embarking on physical failure analysis to reduce the area for physical analysis and increase chances of finding the actual defect.\",\"PeriodicalId\":328714,\"journal\":{\"name\":\"Proceedings of the 9th International Symposium on the Physical and Failure Analysis of Integrated Circuits (Cat. No.02TH8614)\",\"volume\":\"99 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2002-11-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 9th International Symposium on the Physical and Failure Analysis of Integrated Circuits (Cat. No.02TH8614)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IPFA.2002.1025622\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 9th International Symposium on the Physical and Failure Analysis of Integrated Circuits (Cat. No.02TH8614)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IPFA.2002.1025622","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

提出了一种简单的6晶体管SRAM单元缺陷定位方法。对形成上拉和下拉的所有晶体管的参数测量使我们能够理解存储单元反馈行为的变化,从而得出失效模型和缺陷行为。这种技术导致了一种直观和省时的方法来识别内存单元中的故障区域。它强调了在进行物理故障分析之前进行电路分析的重要性,以减少物理分析的面积,并增加发现实际缺陷的机会。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Electrical analysis to fault isolate defects in 6T memory cells
A simple defect localization scheme for 6 transistor SRAM cells was presented. Parametric measurements for all transistors forming the pull ups and pull downs enable the understanding of the change in feedback behaviour of the memory cell, leading to failure models and defect behaviour. This technique leads to an intuitive and time efficient method to identify failing areas in the memory cell. It underscores the importance of circuit analysis before embarking on physical failure analysis to reduce the area for physical analysis and increase chances of finding the actual defect.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Reliability of copper dual damascene influenced by pre-clean Resistive interconnection localization Impact of oxide degradation on universal mobility behaviour of n-MOS inversion layers Through-silicon IR image to CAD database alignment Correlation between hot carrier stress, oxide breakdown and gate leakage current for monitoring plasma processing induced damage on gate oxide
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1