基于门延迟变化测量的随机电报噪声统计分析与建模

A. M. Mahfuzul Islam, Tatsuya Nakai, H. Onodera
{"title":"基于门延迟变化测量的随机电报噪声统计分析与建模","authors":"A. M. Mahfuzul Islam, Tatsuya Nakai, H. Onodera","doi":"10.1109/ICMTS.2016.7476179","DOIUrl":null,"url":null,"abstract":"We propose a characterization and modeling methodology for Random Telegraph Noise (RTN) induced ΔVt<sub>h</sub> variation based on gate delay variation measurement. We characterize the total amount of ΔV<sub>th</sub> and model its scaling effect. A topology-reconfigurable ring oscillator (RO) is used to obtain gate delay variations between inverter stages. The devices under test are operated at near- or sub-threshold region to characterize RTN at low supply voltage. Measurement and characterization results from a 65 nm test chip show that lognormal distribution based modeling represents RTN-induced ΔV<sub>th</sub> variability precisely. We extract the model parameters and evaluate the gate size dependency of these parameters. It is found that μ<sub>1</sub> of the lognormal distribution, lnN(μ<sub>1</sub>, σ<sub>1</sub><sup>2</sup>), does not have specific gate size dependency. Whereas, σ shows a W<sup>-a</sup> dependency to gate size rather than the commonly assumed W<sup>-1</sup> dependency, where a is evaluated to be less than 0.5. The proposed comprehensive statistical model and its parameter dependency is suitable for performance analysis of circuits where transistors of different gate sizes are used.","PeriodicalId":344487,"journal":{"name":"2016 International Conference on Microelectronic Test Structures (ICMTS)","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Statistical analysis and modeling of Random Telegraph Noise based on gate delay variation measurement\",\"authors\":\"A. M. Mahfuzul Islam, Tatsuya Nakai, H. Onodera\",\"doi\":\"10.1109/ICMTS.2016.7476179\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We propose a characterization and modeling methodology for Random Telegraph Noise (RTN) induced ΔVt<sub>h</sub> variation based on gate delay variation measurement. We characterize the total amount of ΔV<sub>th</sub> and model its scaling effect. A topology-reconfigurable ring oscillator (RO) is used to obtain gate delay variations between inverter stages. The devices under test are operated at near- or sub-threshold region to characterize RTN at low supply voltage. Measurement and characterization results from a 65 nm test chip show that lognormal distribution based modeling represents RTN-induced ΔV<sub>th</sub> variability precisely. We extract the model parameters and evaluate the gate size dependency of these parameters. It is found that μ<sub>1</sub> of the lognormal distribution, lnN(μ<sub>1</sub>, σ<sub>1</sub><sup>2</sup>), does not have specific gate size dependency. Whereas, σ shows a W<sup>-a</sup> dependency to gate size rather than the commonly assumed W<sup>-1</sup> dependency, where a is evaluated to be less than 0.5. The proposed comprehensive statistical model and its parameter dependency is suitable for performance analysis of circuits where transistors of different gate sizes are used.\",\"PeriodicalId\":344487,\"journal\":{\"name\":\"2016 International Conference on Microelectronic Test Structures (ICMTS)\",\"volume\":\"5 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-03-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 International Conference on Microelectronic Test Structures (ICMTS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICMTS.2016.7476179\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International Conference on Microelectronic Test Structures (ICMTS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMTS.2016.7476179","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

我们提出了一种基于门延迟变化测量的随机电报噪声(RTN)诱导ΔVth变化的表征和建模方法。我们描述了ΔVth的总量,并建立了它的尺度效应模型。采用拓扑可重构环振荡器(RO)来获取逆变器级间的栅极时延变化。被测器件在近阈值或亚阈值区域工作,以表征低电源电压下的RTN。65 nm测试芯片的测量和表征结果表明,基于对数正态分布的建模准确地代表了rtn诱导的ΔVth变异性。我们提取了模型参数,并评估了这些参数对栅极尺寸的依赖性。发现对数正态分布lnN(μ1, σ12)的μ1与栅极大小没有特定的依赖关系。然而,σ显示了与门大小的W-a依赖关系,而不是通常假设的W-1依赖关系,其中a被评估为小于0.5。所提出的综合统计模型及其参数依赖性适用于使用不同栅极尺寸晶体管的电路性能分析。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Statistical analysis and modeling of Random Telegraph Noise based on gate delay variation measurement
We propose a characterization and modeling methodology for Random Telegraph Noise (RTN) induced ΔVth variation based on gate delay variation measurement. We characterize the total amount of ΔVth and model its scaling effect. A topology-reconfigurable ring oscillator (RO) is used to obtain gate delay variations between inverter stages. The devices under test are operated at near- or sub-threshold region to characterize RTN at low supply voltage. Measurement and characterization results from a 65 nm test chip show that lognormal distribution based modeling represents RTN-induced ΔVth variability precisely. We extract the model parameters and evaluate the gate size dependency of these parameters. It is found that μ1 of the lognormal distribution, lnN(μ1, σ12), does not have specific gate size dependency. Whereas, σ shows a W-a dependency to gate size rather than the commonly assumed W-1 dependency, where a is evaluated to be less than 0.5. The proposed comprehensive statistical model and its parameter dependency is suitable for performance analysis of circuits where transistors of different gate sizes are used.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Test structures to support the development and process verification of microelectrodes for high temperature operation in molten salts New power-gating architectures using nonvolatile retention: Comparative study of nonvolatile power-gating (NVPG) and normally-off architectures for SRAM Test structures of LASCR device for RF ESD protection in nanoscale CMOS process Test structures for the characterisation of conductive carbon produced from photoresist Transistor self-heating correction and thermal conductance extraction using only DC data
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1