{"title":"元器件级ESD测试","authors":"Lars Glaesser, S. Koenig","doi":"10.1109/EMCCOMPO.2015.7358348","DOIUrl":null,"url":null,"abstract":"Apart from ESD tests at system level, e.g. according to IEC 61000-4-2, the investigation of the EMC immunity of individual ICs is becoming increasingly important: an ESD sensitive IC could cause problems in subsequent system level tests when in use. Knowing in advance what to expect from an IC can help save time and money in the design process. An appropriate component level test bench is therefore required. Using standard ESD generators (system level test methods) for component level tests can lead to unexpected results. This paper describes problems that can arise when using standard ESD generators in a customised test set-up whereby a microcontroller is used as a DUT (the tested IC) for demonstration purposes.","PeriodicalId":236992,"journal":{"name":"2015 10th International Workshop on the Electromagnetic Compatibility of Integrated Circuits (EMC Compo)","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"ESD test at component level\",\"authors\":\"Lars Glaesser, S. Koenig\",\"doi\":\"10.1109/EMCCOMPO.2015.7358348\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Apart from ESD tests at system level, e.g. according to IEC 61000-4-2, the investigation of the EMC immunity of individual ICs is becoming increasingly important: an ESD sensitive IC could cause problems in subsequent system level tests when in use. Knowing in advance what to expect from an IC can help save time and money in the design process. An appropriate component level test bench is therefore required. Using standard ESD generators (system level test methods) for component level tests can lead to unexpected results. This paper describes problems that can arise when using standard ESD generators in a customised test set-up whereby a microcontroller is used as a DUT (the tested IC) for demonstration purposes.\",\"PeriodicalId\":236992,\"journal\":{\"name\":\"2015 10th International Workshop on the Electromagnetic Compatibility of Integrated Circuits (EMC Compo)\",\"volume\":\"21 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 10th International Workshop on the Electromagnetic Compatibility of Integrated Circuits (EMC Compo)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EMCCOMPO.2015.7358348\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 10th International Workshop on the Electromagnetic Compatibility of Integrated Circuits (EMC Compo)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EMCCOMPO.2015.7358348","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

除了系统级的ESD测试,例如根据IEC 61000-4-2,对单个IC的EMC抗扰度的调查变得越来越重要:一个ESD敏感的IC在使用时可能会在随后的系统级测试中造成问题。提前了解IC的预期可以帮助节省设计过程中的时间和金钱。因此,需要一个适当的组件级测试台。使用标准ESD发生器(系统级测试方法)进行组件级测试可能会导致意想不到的结果。本文描述了在定制测试设置中使用标准ESD发生器时可能出现的问题,其中微控制器用作DUT(测试IC)用于演示目的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
ESD test at component level
Apart from ESD tests at system level, e.g. according to IEC 61000-4-2, the investigation of the EMC immunity of individual ICs is becoming increasingly important: an ESD sensitive IC could cause problems in subsequent system level tests when in use. Knowing in advance what to expect from an IC can help save time and money in the design process. An appropriate component level test bench is therefore required. Using standard ESD generators (system level test methods) for component level tests can lead to unexpected results. This paper describes problems that can arise when using standard ESD generators in a customised test set-up whereby a microcontroller is used as a DUT (the tested IC) for demonstration purposes.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Near-field injection on a Safe System Basis Chip at silicon level On-chip Watchdog to monitor RTOS activity in MPSoC exposed to noisy environment Developing a universal exchange format for Integrated Circuit Emission Model - Conducted Emissions Functional analysis of an integrated communication interface during ESD DPI set-up for ICs with differential inputs
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1