多通道高速串行链路的系统级电源诱发抖动抑制

Goeun Kim, Doohee Lim, Tamal Das, Eunjung Lee, S. You
{"title":"多通道高速串行链路的系统级电源诱发抖动抑制","authors":"Goeun Kim, Doohee Lim, Tamal Das, Eunjung Lee, S. You","doi":"10.1109/ectc51906.2022.00293","DOIUrl":null,"url":null,"abstract":"This paper presents a system-level co-optimization approach with Chip Power Model based power integrity simulation of the power delivery network and jitter sensitivity transfer function (JTF). Due to the need to merge multiple power domains and to locate adjacent power domains close to each other for enhancing cost effectiveness and space efficiency, the coupling resonance severely affects the whole system. To meet the rigorous performance requirements, a system-level co-design is mandatory. An approach which analyzes the V-by-One IP circuit blocks and finds the critical path based on the JTF is suggested within the case studies. An on-chip level optimization to bring higher voltage controlled oscillator output frequency and to add sufficient On-die-cap was analyzed. In the off-chip design stage, various design modifications to split the power domain, reinforce the ground path, and add package decoupling capacitors were attempted to decrease total jitter by the JTF. Finally, a co-optimization design process workflow which controls the total jitter budgeting is presented. The total jitter is decreased by 68.49% compared to the worst design case.","PeriodicalId":139520,"journal":{"name":"2022 IEEE 72nd Electronic Components and Technology Conference (ECTC)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2022-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"System Level Power Supply Induced Jitter Suppression for multi-lane high speed serial links\",\"authors\":\"Goeun Kim, Doohee Lim, Tamal Das, Eunjung Lee, S. You\",\"doi\":\"10.1109/ectc51906.2022.00293\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a system-level co-optimization approach with Chip Power Model based power integrity simulation of the power delivery network and jitter sensitivity transfer function (JTF). Due to the need to merge multiple power domains and to locate adjacent power domains close to each other for enhancing cost effectiveness and space efficiency, the coupling resonance severely affects the whole system. To meet the rigorous performance requirements, a system-level co-design is mandatory. An approach which analyzes the V-by-One IP circuit blocks and finds the critical path based on the JTF is suggested within the case studies. An on-chip level optimization to bring higher voltage controlled oscillator output frequency and to add sufficient On-die-cap was analyzed. In the off-chip design stage, various design modifications to split the power domain, reinforce the ground path, and add package decoupling capacitors were attempted to decrease total jitter by the JTF. Finally, a co-optimization design process workflow which controls the total jitter budgeting is presented. The total jitter is decreased by 68.49% compared to the worst design case.\",\"PeriodicalId\":139520,\"journal\":{\"name\":\"2022 IEEE 72nd Electronic Components and Technology Conference (ECTC)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-05-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE 72nd Electronic Components and Technology Conference (ECTC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ectc51906.2022.00293\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE 72nd Electronic Components and Technology Conference (ECTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ectc51906.2022.00293","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

本文提出了一种基于芯片功率模型的输电网络功率完整性仿真和抖动灵敏度传递函数(JTF)的系统级协同优化方法。由于需要合并多个功率域,并且为了提高成本效益和空间效率,需要对相邻功率域进行较近的定位,因此耦合共振严重影响了整个系统。为了满足严格的性能需求,系统级协同设计是必需的。在案例研究中,提出了一种基于JTF分析v by one IP电路块并找到关键路径的方法。分析了一种片上级优化方法,以提高压控振荡器的输出频率,并增加足够的片上电容。在片外设计阶段,为了减少JTF的总抖动,尝试了各种设计修改,以分割功率域、加强接地路径和添加封装去耦电容器。最后,提出了一种控制总抖动预算的协同优化设计流程。与最坏设计情况相比,总抖动减小了68.49%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
System Level Power Supply Induced Jitter Suppression for multi-lane high speed serial links
This paper presents a system-level co-optimization approach with Chip Power Model based power integrity simulation of the power delivery network and jitter sensitivity transfer function (JTF). Due to the need to merge multiple power domains and to locate adjacent power domains close to each other for enhancing cost effectiveness and space efficiency, the coupling resonance severely affects the whole system. To meet the rigorous performance requirements, a system-level co-design is mandatory. An approach which analyzes the V-by-One IP circuit blocks and finds the critical path based on the JTF is suggested within the case studies. An on-chip level optimization to bring higher voltage controlled oscillator output frequency and to add sufficient On-die-cap was analyzed. In the off-chip design stage, various design modifications to split the power domain, reinforce the ground path, and add package decoupling capacitors were attempted to decrease total jitter by the JTF. Finally, a co-optimization design process workflow which controls the total jitter budgeting is presented. The total jitter is decreased by 68.49% compared to the worst design case.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Transient Thermal Modeling of Die Bond Process in Multiple Die Stacked Flash Memory Package Development and Application of the Moisture-Dependent Viscoelastic Model of Polyimide in Hygro-Thermo-Mechanical Analysis of Fan-Out Interconnect Superb sinterability of the Cu paste consisting of bimodal size distribution Cu nanoparticles for low-temperature and pressureless sintering of large-area die attachment and the sintering mechanism Demonstration of Substrate Embedded Ni-Zn Ferrite Core Solenoid Inductors Using a Photosensitive Glass Substrate A De-Embedding and Embedding Procedure for High-Speed Channel Eye Diagram Oscilloscope Measurement
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1