{"title":"基于重构的纳米器件缺陷容限方法","authors":"R. Rad, M. Tehranipoor","doi":"10.1109/DFT.2006.10","DOIUrl":null,"url":null,"abstract":"In this paper, a novel defect tolerance and test method is proposed for highly defect prone reconfigurable nanoscale devices. The method is based on searching for a fault-free implementation of functions in each configurable nanoblock. The proposed method has the advantage of not relying on defect location information (defect map). It also removes the requirement of per chip placement and routing. A simulation tool is developed and several experiments are performed on MCNC benchmarks to evaluate defect tolerance and yield achievable by the proposed method. A greedy search algorithm is also developed in this simulation program that finds a fault-free configuration of each function of an application on a nanoblock of the device. The experiments are performed for different defect rates and under different values of redundancy provided for the device model. The results show that the proposed method can achieve high yields in acceptable amount of test and reconfiguration time under very high defect densities and with minimum amount of redundancy provided in the device","PeriodicalId":113870,"journal":{"name":"2006 21st IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems","volume":"85 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-10-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"A Reconfiguration-based Defect Tolerance Method for Nanoscale Devices\",\"authors\":\"R. Rad, M. Tehranipoor\",\"doi\":\"10.1109/DFT.2006.10\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, a novel defect tolerance and test method is proposed for highly defect prone reconfigurable nanoscale devices. The method is based on searching for a fault-free implementation of functions in each configurable nanoblock. The proposed method has the advantage of not relying on defect location information (defect map). It also removes the requirement of per chip placement and routing. A simulation tool is developed and several experiments are performed on MCNC benchmarks to evaluate defect tolerance and yield achievable by the proposed method. A greedy search algorithm is also developed in this simulation program that finds a fault-free configuration of each function of an application on a nanoblock of the device. The experiments are performed for different defect rates and under different values of redundancy provided for the device model. The results show that the proposed method can achieve high yields in acceptable amount of test and reconfiguration time under very high defect densities and with minimum amount of redundancy provided in the device\",\"PeriodicalId\":113870,\"journal\":{\"name\":\"2006 21st IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems\",\"volume\":\"85 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-10-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2006 21st IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DFT.2006.10\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 21st IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DFT.2006.10","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A Reconfiguration-based Defect Tolerance Method for Nanoscale Devices
In this paper, a novel defect tolerance and test method is proposed for highly defect prone reconfigurable nanoscale devices. The method is based on searching for a fault-free implementation of functions in each configurable nanoblock. The proposed method has the advantage of not relying on defect location information (defect map). It also removes the requirement of per chip placement and routing. A simulation tool is developed and several experiments are performed on MCNC benchmarks to evaluate defect tolerance and yield achievable by the proposed method. A greedy search algorithm is also developed in this simulation program that finds a fault-free configuration of each function of an application on a nanoblock of the device. The experiments are performed for different defect rates and under different values of redundancy provided for the device model. The results show that the proposed method can achieve high yields in acceptable amount of test and reconfiguration time under very high defect densities and with minimum amount of redundancy provided in the device