{"title":"DFT标准允许优化测试仪配置,以降低测试成本","authors":"V. LaBuda, R. Youngblood","doi":"10.1109/ASIC.1990.186183","DOIUrl":null,"url":null,"abstract":"High-pin-count testers for silicon employing design-for-testability (DFT) techniques are examined as they relate to facilitating low-cost test of application-specific integrated circuits (ASICs). One test methodology takes advantage of DFT schemes emerging in silicon to provide inexpensive testing. Implementation of DFT as part of this low-cost test approach is presented, along with the resulting DFT versus tester flexibility tradeoffs. An evaluation of this synergy is given by looking at how key issues (e.g. test speed, silicon overhead, etc.) facing both designer and test vendor are handled.<<ETX>>","PeriodicalId":126693,"journal":{"name":"Third Annual IEEE Proceedings on ASIC Seminar and Exhibit","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1990-09-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"DFT standards allow optimized tester configuration to reduce cost of test\",\"authors\":\"V. LaBuda, R. Youngblood\",\"doi\":\"10.1109/ASIC.1990.186183\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"High-pin-count testers for silicon employing design-for-testability (DFT) techniques are examined as they relate to facilitating low-cost test of application-specific integrated circuits (ASICs). One test methodology takes advantage of DFT schemes emerging in silicon to provide inexpensive testing. Implementation of DFT as part of this low-cost test approach is presented, along with the resulting DFT versus tester flexibility tradeoffs. An evaluation of this synergy is given by looking at how key issues (e.g. test speed, silicon overhead, etc.) facing both designer and test vendor are handled.<<ETX>>\",\"PeriodicalId\":126693,\"journal\":{\"name\":\"Third Annual IEEE Proceedings on ASIC Seminar and Exhibit\",\"volume\":\"12 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1990-09-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Third Annual IEEE Proceedings on ASIC Seminar and Exhibit\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASIC.1990.186183\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Third Annual IEEE Proceedings on ASIC Seminar and Exhibit","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASIC.1990.186183","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
DFT standards allow optimized tester configuration to reduce cost of test
High-pin-count testers for silicon employing design-for-testability (DFT) techniques are examined as they relate to facilitating low-cost test of application-specific integrated circuits (ASICs). One test methodology takes advantage of DFT schemes emerging in silicon to provide inexpensive testing. Implementation of DFT as part of this low-cost test approach is presented, along with the resulting DFT versus tester flexibility tradeoffs. An evaluation of this synergy is given by looking at how key issues (e.g. test speed, silicon overhead, etc.) facing both designer and test vendor are handled.<>