{"title":"高速单端信令I/O接口中的平面反弹","authors":"D. Oh","doi":"10.1109/EPEPS.2011.6100170","DOIUrl":null,"url":null,"abstract":"Single-ended signaling is a popular choice for memory interface designs, due to its low pin-count requirement and slow DRAM process technology. Single-ended signaling requires a good current return path, in order to maintain high signal quality. Commonly used single-ended signaling schemes require both power and ground current return paths. In high-density memory interface systems, not all of the signals can be routed using a stripline with both power and ground planes. Using other non-stripline routing configurations can lead to voltage noise at some of the reference planes; referred to as plane bounce. This paper demonstrates that, while plane bounce may be significant in amplitude, its impact on the data signal is not as critical as previously thought. Various channel topologies are used to support this assertion.","PeriodicalId":313560,"journal":{"name":"2011 IEEE 20th Conference on Electrical Performance of Electronic Packaging and Systems","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-12-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Plane bounce in high-speed single-ended signaling I/O interfaces\",\"authors\":\"D. Oh\",\"doi\":\"10.1109/EPEPS.2011.6100170\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Single-ended signaling is a popular choice for memory interface designs, due to its low pin-count requirement and slow DRAM process technology. Single-ended signaling requires a good current return path, in order to maintain high signal quality. Commonly used single-ended signaling schemes require both power and ground current return paths. In high-density memory interface systems, not all of the signals can be routed using a stripline with both power and ground planes. Using other non-stripline routing configurations can lead to voltage noise at some of the reference planes; referred to as plane bounce. This paper demonstrates that, while plane bounce may be significant in amplitude, its impact on the data signal is not as critical as previously thought. Various channel topologies are used to support this assertion.\",\"PeriodicalId\":313560,\"journal\":{\"name\":\"2011 IEEE 20th Conference on Electrical Performance of Electronic Packaging and Systems\",\"volume\":\"11 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-12-12\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 IEEE 20th Conference on Electrical Performance of Electronic Packaging and Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EPEPS.2011.6100170\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE 20th Conference on Electrical Performance of Electronic Packaging and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPEPS.2011.6100170","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Plane bounce in high-speed single-ended signaling I/O interfaces
Single-ended signaling is a popular choice for memory interface designs, due to its low pin-count requirement and slow DRAM process technology. Single-ended signaling requires a good current return path, in order to maintain high signal quality. Commonly used single-ended signaling schemes require both power and ground current return paths. In high-density memory interface systems, not all of the signals can be routed using a stripline with both power and ground planes. Using other non-stripline routing configurations can lead to voltage noise at some of the reference planes; referred to as plane bounce. This paper demonstrates that, while plane bounce may be significant in amplitude, its impact on the data signal is not as critical as previously thought. Various channel topologies are used to support this assertion.