一种用于CMOS图像传感器的30.6-41.5uW 10位柱并联单斜率最小电压反馈ADC

Zhoudeng Li, Xian Tang
{"title":"一种用于CMOS图像传感器的30.6-41.5uW 10位柱并联单斜率最小电压反馈ADC","authors":"Zhoudeng Li, Xian Tang","doi":"10.1109/APCCAS55924.2022.10090305","DOIUrl":null,"url":null,"abstract":"A low power column parallel single-slope (SS) ADC with minimum voltage feedback (MVF) for CMOS image sensors is proposed. It utilizes a minimum voltage feedback approach and a dynamic bias structure to reduce the useless power consumption after the ramp signal passes the minimum voltage of a row. A 10-bit SS ADC with MVF was designed in a 180nm CMOS process. The simulated DNL and INL of the ADC are +0.124/-0.126 LSB and +0.1/-0.104 LSB, respectively. The SNDR is 61.29dB, the SFDR is 77.24dB and the ENOB is 9.89bit. The column power consumption of the ADC is 30.6-41.5uW at the frequency of 50 MHz and the power supply of 3.3V/1.8V. The column parallel comparator and the ramp generator using this technology in the ADC can reduce power consumption by up to 53.2% and 57.0%, respectively. The power consumption of the added MVF circuit is only 0.16uW/column.","PeriodicalId":243739,"journal":{"name":"2022 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS)","volume":"9 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-11-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A 30.6-41.5uW 10-bit Column Parallel Single-Slope ADC with Minimum Voltage Feedback for CMOS Image Sensors\",\"authors\":\"Zhoudeng Li, Xian Tang\",\"doi\":\"10.1109/APCCAS55924.2022.10090305\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A low power column parallel single-slope (SS) ADC with minimum voltage feedback (MVF) for CMOS image sensors is proposed. It utilizes a minimum voltage feedback approach and a dynamic bias structure to reduce the useless power consumption after the ramp signal passes the minimum voltage of a row. A 10-bit SS ADC with MVF was designed in a 180nm CMOS process. The simulated DNL and INL of the ADC are +0.124/-0.126 LSB and +0.1/-0.104 LSB, respectively. The SNDR is 61.29dB, the SFDR is 77.24dB and the ENOB is 9.89bit. The column power consumption of the ADC is 30.6-41.5uW at the frequency of 50 MHz and the power supply of 3.3V/1.8V. The column parallel comparator and the ramp generator using this technology in the ADC can reduce power consumption by up to 53.2% and 57.0%, respectively. The power consumption of the added MVF circuit is only 0.16uW/column.\",\"PeriodicalId\":243739,\"journal\":{\"name\":\"2022 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS)\",\"volume\":\"9 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-11-11\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/APCCAS55924.2022.10090305\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APCCAS55924.2022.10090305","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

提出了一种用于CMOS图像传感器的具有最小电压反馈(MVF)的低功率柱并联单斜率(SS) ADC。它利用最小电压反馈方法和动态偏置结构来减少斜坡信号通过行最小电压后的无用功耗。采用180nm CMOS工艺,设计了一个带MVF的10位SS ADC。ADC的模拟DNL和INL分别为+0.124/-0.126 LSB和+0.1/-0.104 LSB。SNDR为61.29dB, SFDR为77.24dB, ENOB为9.89bit。在频率为50 MHz,电源为3.3V/1.8V时,ADC的列功耗为30.6-41.5uW。在ADC中使用该技术的列并行比较器和斜坡发生器可以分别降低高达53.2%和57.0%的功耗。增加的MVF电路的功耗仅为0.16uW/列。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A 30.6-41.5uW 10-bit Column Parallel Single-Slope ADC with Minimum Voltage Feedback for CMOS Image Sensors
A low power column parallel single-slope (SS) ADC with minimum voltage feedback (MVF) for CMOS image sensors is proposed. It utilizes a minimum voltage feedback approach and a dynamic bias structure to reduce the useless power consumption after the ramp signal passes the minimum voltage of a row. A 10-bit SS ADC with MVF was designed in a 180nm CMOS process. The simulated DNL and INL of the ADC are +0.124/-0.126 LSB and +0.1/-0.104 LSB, respectively. The SNDR is 61.29dB, the SFDR is 77.24dB and the ENOB is 9.89bit. The column power consumption of the ADC is 30.6-41.5uW at the frequency of 50 MHz and the power supply of 3.3V/1.8V. The column parallel comparator and the ramp generator using this technology in the ADC can reduce power consumption by up to 53.2% and 57.0%, respectively. The power consumption of the added MVF circuit is only 0.16uW/column.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
An Energy-Efficient Mixed-Bit ReRAM-based Computing-in-Memory CNN Accelerator with Fully Parallel Readout An Eigen-decomposition Free Method for Computing Graph Fourier Transform Centrality A 60-GHz CMOS Balanced Power Amplifier with Miniaturized Quadrature Hybrids Achieving 19.0-dBm Output Power and 24.4% Peak PAE A Vector Pair Based DWA Algorithm for Linearity Enhancement of CDACs in the NS-SAR ADC Optimal Evasive Path Planning with Velocity Constraint
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1