具有延迟线级联性的单路径高分辨率数字PWM架构

IF 5 Q1 ENGINEERING, ELECTRICAL & ELECTRONIC IEEE open journal of power electronics Pub Date : 2024-12-18 DOI:10.1109/OJPEL.2024.3519877
Marziyeh Hajiheidari;Joel Fushekati;Mohammad Emad;Bas J. D. Vermulst;Jeroen van Duivenbode;Henk Huisman
{"title":"具有延迟线级联性的单路径高分辨率数字PWM架构","authors":"Marziyeh Hajiheidari;Joel Fushekati;Mohammad Emad;Bas J. D. Vermulst;Jeroen van Duivenbode;Henk Huisman","doi":"10.1109/OJPEL.2024.3519877","DOIUrl":null,"url":null,"abstract":"This paper introduces two new single-path and cascaded High-Resolution Digital Pulse Width Modulation (HRDPWM) architectures. The proposed single-path architecture uses fewer FPGA resources to achieve the same resolution as conventional dual-path architectures. Moreover, the generated HRDPWM signal is independent of the Place-And-Route (PAR) algorithm applied by the synthesis tool, as well as temperature and voltage variations. The proposed cascaded architecture can be used to increase the DPWM resolution without raising the system clock frequency or, alternatively, to reduce the FPGA system clock frequency (relaxing timing challenges) without lowering the resolution. Both architectures have been implemented and verified using a mid-range Artix-7 FPGA with both triangular and sawtooth carriers. A time resolution of 39 ps has been achieved for the cascaded HRDPWM architecture with a sawtooth carrier and a system clock of 400 MHz. Additionally, a GaN-based synchronous buck converter is designed and implemented to evaluate the performance of the proposed HRDPWM architectures in a real application. It is demonstrated that bothhldead time and duty cycle can be modified with high accuracy and resolution and updated twice per switching cycle.","PeriodicalId":93182,"journal":{"name":"IEEE open journal of power electronics","volume":"6 ","pages":"130-143"},"PeriodicalIF":5.0000,"publicationDate":"2024-12-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"https://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=10806584","citationCount":"0","resultStr":"{\"title\":\"Single-Path High-Resolution Digital PWM Architectures With Cascadability of Delay Lines\",\"authors\":\"Marziyeh Hajiheidari;Joel Fushekati;Mohammad Emad;Bas J. D. Vermulst;Jeroen van Duivenbode;Henk Huisman\",\"doi\":\"10.1109/OJPEL.2024.3519877\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper introduces two new single-path and cascaded High-Resolution Digital Pulse Width Modulation (HRDPWM) architectures. The proposed single-path architecture uses fewer FPGA resources to achieve the same resolution as conventional dual-path architectures. Moreover, the generated HRDPWM signal is independent of the Place-And-Route (PAR) algorithm applied by the synthesis tool, as well as temperature and voltage variations. The proposed cascaded architecture can be used to increase the DPWM resolution without raising the system clock frequency or, alternatively, to reduce the FPGA system clock frequency (relaxing timing challenges) without lowering the resolution. Both architectures have been implemented and verified using a mid-range Artix-7 FPGA with both triangular and sawtooth carriers. A time resolution of 39 ps has been achieved for the cascaded HRDPWM architecture with a sawtooth carrier and a system clock of 400 MHz. Additionally, a GaN-based synchronous buck converter is designed and implemented to evaluate the performance of the proposed HRDPWM architectures in a real application. It is demonstrated that bothhldead time and duty cycle can be modified with high accuracy and resolution and updated twice per switching cycle.\",\"PeriodicalId\":93182,\"journal\":{\"name\":\"IEEE open journal of power electronics\",\"volume\":\"6 \",\"pages\":\"130-143\"},\"PeriodicalIF\":5.0000,\"publicationDate\":\"2024-12-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"https://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=10806584\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE open journal of power electronics\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://ieeexplore.ieee.org/document/10806584/\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q1\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE open journal of power electronics","FirstCategoryId":"1085","ListUrlMain":"https://ieeexplore.ieee.org/document/10806584/","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q1","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

摘要

本文介绍了两种新的单路级联高分辨率数字脉宽调制(HRDPWM)架构。提出的单路径架构使用更少的FPGA资源来实现与传统双路径架构相同的分辨率。此外,生成的HRDPWM信号不受合成工具所采用的Place-And-Route (PAR)算法以及温度和电压变化的影响。所提出的级联架构可用于在不提高系统时钟频率的情况下提高DPWM分辨率,或者,在不降低分辨率的情况下降低FPGA系统时钟频率(放松时序挑战)。这两种架构都使用具有三角形和锯齿载波的中程Artix-7 FPGA实现和验证。采用锯齿载波和400 MHz系统时钟的级联HRDPWM架构可实现39 ps的时间分辨率。此外,设计并实现了基于gan的同步降压变换器,以评估所提出的HRDPWM架构在实际应用中的性能。实验结果表明,该方法能够以较高的精度和分辨率修改死区时间和占空比,并且每个开关周期可更新两次。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Single-Path High-Resolution Digital PWM Architectures With Cascadability of Delay Lines
This paper introduces two new single-path and cascaded High-Resolution Digital Pulse Width Modulation (HRDPWM) architectures. The proposed single-path architecture uses fewer FPGA resources to achieve the same resolution as conventional dual-path architectures. Moreover, the generated HRDPWM signal is independent of the Place-And-Route (PAR) algorithm applied by the synthesis tool, as well as temperature and voltage variations. The proposed cascaded architecture can be used to increase the DPWM resolution without raising the system clock frequency or, alternatively, to reduce the FPGA system clock frequency (relaxing timing challenges) without lowering the resolution. Both architectures have been implemented and verified using a mid-range Artix-7 FPGA with both triangular and sawtooth carriers. A time resolution of 39 ps has been achieved for the cascaded HRDPWM architecture with a sawtooth carrier and a system clock of 400 MHz. Additionally, a GaN-based synchronous buck converter is designed and implemented to evaluate the performance of the proposed HRDPWM architectures in a real application. It is demonstrated that bothhldead time and duty cycle can be modified with high accuracy and resolution and updated twice per switching cycle.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
CiteScore
8.60
自引率
0.00%
发文量
0
审稿时长
8 weeks
期刊最新文献
A Simple Carrier-Based Neutral Point Voltage Control Strategy for NPC Three-Level Inverters Decoupling Current Ripple in PHIL PMSM Emulation Using LCL Filter: A Fundamental Frequency Analysis DC Bus Voltage High-Frequency Disturbances Analysis for DC Microgrids With Long Connections Parasitic Capacitances in Magnetic Components: Overview and Perspectives Robust Control of Modular Multiport DC–DC Converter
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1