{"title":"负偏置温度不稳定性感知CMOS逻辑的研究","authors":"Kajal, V. Sharma","doi":"10.2174/1876402913666210125144339","DOIUrl":null,"url":null,"abstract":"\n\n Scaling of the dimensions of semiconductor device plays a very important role in the advancement\nof very large-scale integration (VLSI) technology. There are many advantages of scaling in VLSI technology such as\nincrement in the speed of the device and less area requirement of the device. Aggressive device scaling causes some\nlimitations in the form of short channel effects which produce large leakage current. Large leakage current harms the\ncharacteristics of the device and affects the reliability of the device.\n\n\n\nThe most important and popular reliability issue in deep submicron (DSM) regime is negative-bias temperature\ninstability (NBTI). NBTI effect increases the threshold voltage of p-channel metal oxide semiconductor (PMOS) device\nover the time and affects the different characteristics of the device. As a result, circuit delay exceeds the design specification\nand there may be timing violations or logic failure. Different performance parameters are observed under NBTI effect for\ndifferent logic gates.\n\n\n\n This paper presents an impact of NBTI at 22nm Berkeley short-channel IGFET model4 (BSIM4) predictive\ntechnology model (PTM) for complementary metal oxide semiconductor (CMOS) logic gates. Reliability simulations are\nutilised to evaluate the amount of gradual damage in PMOS device due to NBTI effect.\n\n\n\nThe impact of NBTI degradation is checked for various CMOS logic gates using Mentor Graphics’s Eldo circuit\nsimulator. Output voltage and drain current are reducing over the time under NBTI effect.\n\n\n\nNBTI degradation increases the threshold voltage of PMOS device over the time and affects the different\ncharacteristics of the device.\n","PeriodicalId":18543,"journal":{"name":"Micro and Nanosystems","volume":" ","pages":"1-1"},"PeriodicalIF":0.0000,"publicationDate":"2021-01-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"An Investigation for the Negative-Bias Temperature Instability Aware CMOS Logic\",\"authors\":\"Kajal, V. Sharma\",\"doi\":\"10.2174/1876402913666210125144339\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"\\n\\n Scaling of the dimensions of semiconductor device plays a very important role in the advancement\\nof very large-scale integration (VLSI) technology. There are many advantages of scaling in VLSI technology such as\\nincrement in the speed of the device and less area requirement of the device. Aggressive device scaling causes some\\nlimitations in the form of short channel effects which produce large leakage current. Large leakage current harms the\\ncharacteristics of the device and affects the reliability of the device.\\n\\n\\n\\nThe most important and popular reliability issue in deep submicron (DSM) regime is negative-bias temperature\\ninstability (NBTI). NBTI effect increases the threshold voltage of p-channel metal oxide semiconductor (PMOS) device\\nover the time and affects the different characteristics of the device. As a result, circuit delay exceeds the design specification\\nand there may be timing violations or logic failure. Different performance parameters are observed under NBTI effect for\\ndifferent logic gates.\\n\\n\\n\\n This paper presents an impact of NBTI at 22nm Berkeley short-channel IGFET model4 (BSIM4) predictive\\ntechnology model (PTM) for complementary metal oxide semiconductor (CMOS) logic gates. Reliability simulations are\\nutilised to evaluate the amount of gradual damage in PMOS device due to NBTI effect.\\n\\n\\n\\nThe impact of NBTI degradation is checked for various CMOS logic gates using Mentor Graphics’s Eldo circuit\\nsimulator. Output voltage and drain current are reducing over the time under NBTI effect.\\n\\n\\n\\nNBTI degradation increases the threshold voltage of PMOS device over the time and affects the different\\ncharacteristics of the device.\\n\",\"PeriodicalId\":18543,\"journal\":{\"name\":\"Micro and Nanosystems\",\"volume\":\" \",\"pages\":\"1-1\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-01-25\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Micro and Nanosystems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.2174/1876402913666210125144339\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"Engineering\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Micro and Nanosystems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.2174/1876402913666210125144339","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"Engineering","Score":null,"Total":0}
An Investigation for the Negative-Bias Temperature Instability Aware CMOS Logic
Scaling of the dimensions of semiconductor device plays a very important role in the advancement
of very large-scale integration (VLSI) technology. There are many advantages of scaling in VLSI technology such as
increment in the speed of the device and less area requirement of the device. Aggressive device scaling causes some
limitations in the form of short channel effects which produce large leakage current. Large leakage current harms the
characteristics of the device and affects the reliability of the device.
The most important and popular reliability issue in deep submicron (DSM) regime is negative-bias temperature
instability (NBTI). NBTI effect increases the threshold voltage of p-channel metal oxide semiconductor (PMOS) device
over the time and affects the different characteristics of the device. As a result, circuit delay exceeds the design specification
and there may be timing violations or logic failure. Different performance parameters are observed under NBTI effect for
different logic gates.
This paper presents an impact of NBTI at 22nm Berkeley short-channel IGFET model4 (BSIM4) predictive
technology model (PTM) for complementary metal oxide semiconductor (CMOS) logic gates. Reliability simulations are
utilised to evaluate the amount of gradual damage in PMOS device due to NBTI effect.
The impact of NBTI degradation is checked for various CMOS logic gates using Mentor Graphics’s Eldo circuit
simulator. Output voltage and drain current are reducing over the time under NBTI effect.
NBTI degradation increases the threshold voltage of PMOS device over the time and affects the different
characteristics of the device.