N. Rostand, S. Martinie, J. Lacord, O. Rozeau, T. Poiroux, G. Hubert
{"title":"考虑双极放大和电路电平任意产生的FDSOI mosfet单事件瞬态紧凑模型","authors":"N. Rostand, S. Martinie, J. Lacord, O. Rozeau, T. Poiroux, G. Hubert","doi":"10.1109/SISPAD.2019.8870520","DOIUrl":null,"url":null,"abstract":"Single Event Transients (SET) are ionizing particles induced current pulses which are able to generate soft errors in CMOS circuits. In Silicon-on-Insulator (SOI) technologies, bipolar amplification phenomena is more significant due to presence of the Burried Oxide (BOX), which is detrimental to soft errors sensitivity. State of the art FDSOI SET models account for bipolar amplification through a dynamic pre-factor. This approach is mainly empirical and not compact. In this work, we propose a SET compact model for FDSOI MOSFETs including a physical modeling of bipolar amplification. Results are validated through TCAD simulations. A circuit level approach is proposed considering arbitrary generation within functional SRAM cell. This approach allows more realistic Single Event Upset (SEU) prediction and we show how circuit level generation can influence SEU prediction.","PeriodicalId":6755,"journal":{"name":"2019 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD)","volume":"26 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2019-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Single Event Transient Compact Model for FDSOI MOSFETs Taking Bipolar Amplification and Circuit Level Arbitrary Generation Into Account\",\"authors\":\"N. Rostand, S. Martinie, J. Lacord, O. Rozeau, T. Poiroux, G. Hubert\",\"doi\":\"10.1109/SISPAD.2019.8870520\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Single Event Transients (SET) are ionizing particles induced current pulses which are able to generate soft errors in CMOS circuits. In Silicon-on-Insulator (SOI) technologies, bipolar amplification phenomena is more significant due to presence of the Burried Oxide (BOX), which is detrimental to soft errors sensitivity. State of the art FDSOI SET models account for bipolar amplification through a dynamic pre-factor. This approach is mainly empirical and not compact. In this work, we propose a SET compact model for FDSOI MOSFETs including a physical modeling of bipolar amplification. Results are validated through TCAD simulations. A circuit level approach is proposed considering arbitrary generation within functional SRAM cell. This approach allows more realistic Single Event Upset (SEU) prediction and we show how circuit level generation can influence SEU prediction.\",\"PeriodicalId\":6755,\"journal\":{\"name\":\"2019 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD)\",\"volume\":\"26 1\",\"pages\":\"1-4\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SISPAD.2019.8870520\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SISPAD.2019.8870520","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Single Event Transient Compact Model for FDSOI MOSFETs Taking Bipolar Amplification and Circuit Level Arbitrary Generation Into Account
Single Event Transients (SET) are ionizing particles induced current pulses which are able to generate soft errors in CMOS circuits. In Silicon-on-Insulator (SOI) technologies, bipolar amplification phenomena is more significant due to presence of the Burried Oxide (BOX), which is detrimental to soft errors sensitivity. State of the art FDSOI SET models account for bipolar amplification through a dynamic pre-factor. This approach is mainly empirical and not compact. In this work, we propose a SET compact model for FDSOI MOSFETs including a physical modeling of bipolar amplification. Results are validated through TCAD simulations. A circuit level approach is proposed considering arbitrary generation within functional SRAM cell. This approach allows more realistic Single Event Upset (SEU) prediction and we show how circuit level generation can influence SEU prediction.