采用CMOS工艺制备的25.9 ghz压控振荡器

C. Hung, L. Shi, K. O
{"title":"采用CMOS工艺制备的25.9 ghz压控振荡器","authors":"C. Hung, L. Shi, K. O","doi":"10.1109/VLSIC.2000.852862","DOIUrl":null,"url":null,"abstract":"A 25.9-GHz voltage-controlled oscillator (VCO) has been demonstrated using 0.1-/spl mu/m NMOS transistors in a partially scaled CMOS process. The tuning range and output power level are 600 MHz and /spl sim/-22 dBm. The phase noise at a 3-MHz offset is -106 dBc/Hz when the VCO core consumes 24 mW from a 1.5-V supply. This VCO uses a MOS varactor with Q>20 at 26 GHz. Though Q is higher, due to the polysilicon gate depletion effect, the frequency tuning is not monotonic and a mechanism to limit the control voltage range is needed for phase-locked loop (PLL) applications.","PeriodicalId":6361,"journal":{"name":"2000 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.00CH37103)","volume":"1 1","pages":"100-101"},"PeriodicalIF":0.0000,"publicationDate":"2000-06-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"45","resultStr":"{\"title\":\"A 25.9-GHz voltage-controlled oscillator fabricated in a CMOS process\",\"authors\":\"C. Hung, L. Shi, K. O\",\"doi\":\"10.1109/VLSIC.2000.852862\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A 25.9-GHz voltage-controlled oscillator (VCO) has been demonstrated using 0.1-/spl mu/m NMOS transistors in a partially scaled CMOS process. The tuning range and output power level are 600 MHz and /spl sim/-22 dBm. The phase noise at a 3-MHz offset is -106 dBc/Hz when the VCO core consumes 24 mW from a 1.5-V supply. This VCO uses a MOS varactor with Q>20 at 26 GHz. Though Q is higher, due to the polysilicon gate depletion effect, the frequency tuning is not monotonic and a mechanism to limit the control voltage range is needed for phase-locked loop (PLL) applications.\",\"PeriodicalId\":6361,\"journal\":{\"name\":\"2000 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.00CH37103)\",\"volume\":\"1 1\",\"pages\":\"100-101\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-06-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"45\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2000 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.00CH37103)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSIC.2000.852862\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2000 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.00CH37103)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIC.2000.852862","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 45

摘要

在部分缩放的CMOS工艺中,使用0.1-/spl mu/m的NMOS晶体管演示了25.9 ghz压控振荡器(VCO)。调谐范围和输出功率电平为600 MHz和/spl sim/-22 dBm。当VCO核心从1.5 v电源消耗24 mW时,3 mhz偏移的相位噪声为-106 dBc/Hz。该VCO采用26 GHz时Q>20的MOS变容管。虽然Q较高,但由于多晶硅栅极损耗效应,频率调谐不是单调的,锁相环(PLL)应用需要一种限制控制电压范围的机制。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A 25.9-GHz voltage-controlled oscillator fabricated in a CMOS process
A 25.9-GHz voltage-controlled oscillator (VCO) has been demonstrated using 0.1-/spl mu/m NMOS transistors in a partially scaled CMOS process. The tuning range and output power level are 600 MHz and /spl sim/-22 dBm. The phase noise at a 3-MHz offset is -106 dBc/Hz when the VCO core consumes 24 mW from a 1.5-V supply. This VCO uses a MOS varactor with Q>20 at 26 GHz. Though Q is higher, due to the polysilicon gate depletion effect, the frequency tuning is not monotonic and a mechanism to limit the control voltage range is needed for phase-locked loop (PLL) applications.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A translinear-based chip for linear LINC transmitters A 200 MHz, 3 mW, 16-tap mixed-signal FIR filter Sub 1-V 5-GHz-band up- and down-conversion mixer cores in 0.35-/spl mu/m CMOS A skew and jitter suppressed DLL architecture for high frequency DDR SDRAMs A wide-band direct conversion receiver with on-chip A/D converters
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1